FEB_1167    27.05.24 09:02:14

TextEdit.txt
            09:02:14:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:02:14:ST3_Shared:INFO:	                       FEB-Microcable                       
09:02:14:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:02:14:febtest:INFO:	Testing FEB with SN 1167
09:02:15:smx_tester:INFO:	Scanning setup
09:02:15:elinks:INFO:	Disabling clock on downlink 0
09:02:15:elinks:INFO:	Disabling clock on downlink 1
09:02:15:elinks:INFO:	Disabling clock on downlink 2
09:02:15:elinks:INFO:	Disabling clock on downlink 3
09:02:15:elinks:INFO:	Disabling clock on downlink 4
09:02:15:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:02:15:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:02:15:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:02:15:elinks:INFO:	Disabling clock on downlink 0
09:02:15:elinks:INFO:	Disabling clock on downlink 1
09:02:15:elinks:INFO:	Disabling clock on downlink 2
09:02:15:elinks:INFO:	Disabling clock on downlink 3
09:02:15:elinks:INFO:	Disabling clock on downlink 4
09:02:15:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:02:15:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 0
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 1
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 2
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 3
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 4
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 5
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 6
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 7
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 8
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 9
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 10
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 11
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 12
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 13
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 14
09:02:16:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 15
09:02:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:02:16:elinks:INFO:	Disabling clock on downlink 0
09:02:16:elinks:INFO:	Disabling clock on downlink 1
09:02:16:elinks:INFO:	Disabling clock on downlink 2
09:02:16:elinks:INFO:	Disabling clock on downlink 3
09:02:16:elinks:INFO:	Disabling clock on downlink 4
09:02:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:02:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:02:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:02:16:elinks:INFO:	Disabling clock on downlink 0
09:02:16:elinks:INFO:	Disabling clock on downlink 1
09:02:16:elinks:INFO:	Disabling clock on downlink 2
09:02:16:elinks:INFO:	Disabling clock on downlink 3
09:02:16:elinks:INFO:	Disabling clock on downlink 4
09:02:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:02:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
09:02:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:02:16:elinks:INFO:	Disabling clock on downlink 0
09:02:16:elinks:INFO:	Disabling clock on downlink 1
09:02:16:elinks:INFO:	Disabling clock on downlink 2
09:02:16:elinks:INFO:	Disabling clock on downlink 3
09:02:16:elinks:INFO:	Disabling clock on downlink 4
09:02:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:02:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
09:02:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:02:16:setup_element:INFO:	Scanning clock phase
09:02:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:02:16:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:02:16:setup_element:INFO:	Clock phase scan results for group 0, downlink 1
09:02:16:setup_element:INFO:	Eye window for uplink 0 : _________________________________________________________________________XXXXXXX
Clock Delay: 36
09:02:16:setup_element:INFO:	Eye window for uplink 1 : _________________________________________________________________________XXXXXXX
Clock Delay: 36
09:02:16:setup_element:INFO:	Eye window for uplink 2 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 3 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 4 : ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:02:16:setup_element:INFO:	Eye window for uplink 5 : ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:02:16:setup_element:INFO:	Eye window for uplink 6 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 7 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 8 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
09:02:16:setup_element:INFO:	Eye window for uplink 9 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
09:02:16:setup_element:INFO:	Eye window for uplink 10: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 11: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 12: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 13: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:02:16:setup_element:INFO:	Eye window for uplink 14: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:02:16:setup_element:INFO:	Eye window for uplink 15: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:02:16:setup_element:INFO:	Setting the clock phase to 34 for group 0, downlink 1
09:02:16:setup_element:INFO:	Scanning data phases
09:02:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:02:17:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:02:22:setup_element:INFO:	Data phase scan results for group 0, downlink 1
09:02:22:setup_element:INFO:	Eye window for uplink 0 : _____________XXXXX______________________
Data delay found: 35
09:02:22:setup_element:INFO:	Eye window for uplink 1 : ________XXXXX___________________________
Data delay found: 30
09:02:22:setup_element:INFO:	Eye window for uplink 2 : ________XXXXX___________________________
Data delay found: 30
09:02:22:setup_element:INFO:	Eye window for uplink 3 : _____XXXXXX_____________________________
Data delay found: 27
09:02:22:setup_element:INFO:	Eye window for uplink 4 : _______XXXXX____________________________
Data delay found: 29
09:02:22:setup_element:INFO:	Eye window for uplink 5 : ___XXXXX________________________________
Data delay found: 25
09:02:22:setup_element:INFO:	Eye window for uplink 6 : XXXX___________________________________X
Data delay found: 21
09:02:22:setup_element:INFO:	Eye window for uplink 7 : X__________________________________XXXX_
Data delay found: 17
09:02:22:setup_element:INFO:	Eye window for uplink 8 : _________________________XXXX___________
Data delay found: 6
09:02:22:setup_element:INFO:	Eye window for uplink 9 : ______________________________XXXXX_____
Data delay found: 12
09:02:22:setup_element:INFO:	Eye window for uplink 10: _____________________________XXXXX______
Data delay found: 11
09:02:22:setup_element:INFO:	Eye window for uplink 11: _________________________________XXXX___
Data delay found: 14
09:02:22:setup_element:INFO:	Eye window for uplink 12: _____________________________XXXXX______
Data delay found: 11
09:02:22:setup_element:INFO:	Eye window for uplink 13: _________________________________XXXXX__
Data delay found: 15
09:02:22:setup_element:INFO:	Eye window for uplink 14: _______________________________XXXX_____
Data delay found: 12
09:02:22:setup_element:INFO:	Eye window for uplink 15: ________________________________XXXXXX__
Data delay found: 14
09:02:22:setup_element:INFO:	Setting the data phase to 35 for uplink 0
09:02:22:setup_element:INFO:	Setting the data phase to 30 for uplink 1
09:02:22:setup_element:INFO:	Setting the data phase to 30 for uplink 2
09:02:22:setup_element:INFO:	Setting the data phase to 27 for uplink 3
09:02:22:setup_element:INFO:	Setting the data phase to 29 for uplink 4
09:02:22:setup_element:INFO:	Setting the data phase to 25 for uplink 5
09:02:22:setup_element:INFO:	Setting the data phase to 21 for uplink 6
09:02:22:setup_element:INFO:	Setting the data phase to 17 for uplink 7
09:02:22:setup_element:INFO:	Setting the data phase to 6 for uplink 8
09:02:22:setup_element:INFO:	Setting the data phase to 12 for uplink 9
09:02:22:setup_element:INFO:	Setting the data phase to 11 for uplink 10
09:02:22:setup_element:INFO:	Setting the data phase to 14 for uplink 11
09:02:22:setup_element:INFO:	Setting the data phase to 11 for uplink 12
09:02:22:setup_element:INFO:	Setting the data phase to 15 for uplink 13
09:02:22:setup_element:INFO:	Setting the data phase to 12 for uplink 14
09:02:22:setup_element:INFO:	Setting the data phase to 14 for uplink 15
09:02:22:ST3_emu:ERROR:	[
Setup Element:
  Group: 0
  Downlink: 1
  Uplinks: [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
  ASICs Map: None
  Clock Phase Characteristic:
    Optimal Phase: 34
    Window Length: 70
    Eye Windows:
      Uplink  0: _________________________________________________________________________XXXXXXX
      Uplink  1: _________________________________________________________________________XXXXXXX
      Uplink  2: _______________________________________________________________________XXXXXXXX_
      Uplink  3: _______________________________________________________________________XXXXXXXX_
      Uplink  4: ________________________________________________________________________XXXXXXX_
      Uplink  5: ________________________________________________________________________XXXXXXX_
      Uplink  6: _______________________________________________________________________XXXXXXXX_
      Uplink  7: _______________________________________________________________________XXXXXXXX_
      Uplink  8: ______________________________________________________________________XXXXXXXX__
      Uplink  9: ______________________________________________________________________XXXXXXXX__
      Uplink 10: _______________________________________________________________________XXXXXXXX_
      Uplink 11: _______________________________________________________________________XXXXXXXX_
      Uplink 12: _______________________________________________________________________XXXXXXXX_
      Uplink 13: _______________________________________________________________________XXXXXXXX_
      Uplink 14: ________________________________________________________________________XXXXXXX_
      Uplink 15: ________________________________________________________________________XXXXXXX_
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 35
      Window Length: 35
      Eye Window: _____________XXXXX______________________
    Uplink 1:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 2:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 3:
      Optimal Phase: 27
      Window Length: 34
      Eye Window: _____XXXXXX_____________________________
    Uplink 4:
      Optimal Phase: 29
      Window Length: 35
      Eye Window: _______XXXXX____________________________
    Uplink 5:
      Optimal Phase: 25
      Window Length: 35
      Eye Window: ___XXXXX________________________________
    Uplink 6:
      Optimal Phase: 21
      Window Length: 35
      Eye Window: XXXX___________________________________X
    Uplink 7:
      Optimal Phase: 17
      Window Length: 34
      Eye Window: X__________________________________XXXX_
    Uplink 8:
      Optimal Phase: 6
      Window Length: 36
      Eye Window: _________________________XXXX___________
    Uplink 9:
      Optimal Phase: 12
      Window Length: 35
      Eye Window: ______________________________XXXXX_____
    Uplink 10:
      Optimal Phase: 11
      Window Length: 35
      Eye Window: _____________________________XXXXX______
    Uplink 11:
      Optimal Phase: 14
      Window Length: 36
      Eye Window: _________________________________XXXX___
    Uplink 12:
      Optimal Phase: 11
      Window Length: 35
      Eye Window: _____________________________XXXXX______
    Uplink 13:
      Optimal Phase: 15
      Window Length: 35
      Eye Window: _________________________________XXXXX__
    Uplink 14:
      Optimal Phase: 12
      Window Length: 36
      Eye Window: _______________________________XXXX_____
    Uplink 15:
      Optimal Phase: 14
      Window Length: 34
      Eye Window: ________________________________XXXXXX__
]
09:02:22:setup_element:INFO:	Beginning SMX ASICs map scan
09:02:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:02:22:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:02:22:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
09:02:22:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
09:02:22:uplink:INFO:	Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
09:02:22:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 1
09:02:22:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 0
09:02:22:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 8
09:02:22:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 9
09:02:22:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 3
09:02:22:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 2
09:02:23:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 10
09:02:23:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 11
09:02:23:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 5
09:02:23:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 4
09:02:23:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 12
09:02:23:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 13
09:02:23:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 7
09:02:23:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 6
09:02:23:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 14
09:02:23:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 15
09:02:25:ST3_emu:ERROR:	
Setup Element:
  Group: 0
  Downlink: 1
  Uplinks: [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
  ASICs Map:
    ASIC address 0x0: (ASIC uplink, uplink): (0, 1), (1, 0)
    ASIC address 0x1: (ASIC uplink, uplink): (0, 8), (1, 9)
    ASIC address 0x2: (ASIC uplink, uplink): (0, 3), (1, 2)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 10), (1, 11)
    ASIC address 0x4: (ASIC uplink, uplink): (0, 5), (1, 4)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 12), (1, 13)
    ASIC address 0x6: (ASIC uplink, uplink): (0, 7), (1, 6)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 14), (1, 15)
  Clock Phase Characteristic:
    Optimal Phase: 34
    Window Length: 70
    Eye Windows:
      Uplink  0: _________________________________________________________________________XXXXXXX
      Uplink  1: _________________________________________________________________________XXXXXXX
      Uplink  2: _______________________________________________________________________XXXXXXXX_
      Uplink  3: _______________________________________________________________________XXXXXXXX_
      Uplink  4: ________________________________________________________________________XXXXXXX_
      Uplink  5: ________________________________________________________________________XXXXXXX_
      Uplink  6: _______________________________________________________________________XXXXXXXX_
      Uplink  7: _______________________________________________________________________XXXXXXXX_
      Uplink  8: ______________________________________________________________________XXXXXXXX__
      Uplink  9: ______________________________________________________________________XXXXXXXX__
      Uplink 10: _______________________________________________________________________XXXXXXXX_
      Uplink 11: _______________________________________________________________________XXXXXXXX_
      Uplink 12: _______________________________________________________________________XXXXXXXX_
      Uplink 13: _______________________________________________________________________XXXXXXXX_
      Uplink 14: ________________________________________________________________________XXXXXXX_
      Uplink 15: ________________________________________________________________________XXXXXXX_
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 35
      Window Length: 35
      Eye Window: _____________XXXXX______________________
    Uplink 1:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 2:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 3:
      Optimal Phase: 27
      Window Length: 34
      Eye Window: _____XXXXXX_____________________________
    Uplink 4:
      Optimal Phase: 29
      Window Length: 35
      Eye Window: _______XXXXX____________________________
    Uplink 5:
      Optimal Phase: 25
      Window Length: 35
      Eye Window: ___XXXXX________________________________
    Uplink 6:
      Optimal Phase: 21
      Window Length: 35
      Eye Window: XXXX___________________________________X
    Uplink 7:
      Optimal Phase: 17
      Window Length: 34
      Eye Window: X__________________________________XXXX_
    Uplink 8:
      Optimal Phase: 6
      Window Length: 36
      Eye Window: _________________________XXXX___________
    Uplink 9:
      Optimal Phase: 12
      Window Length: 35
      Eye Window: ______________________________XXXXX_____
    Uplink 10:
      Optimal Phase: 11
      Window Length: 35
      Eye Window: _____________________________XXXXX______
    Uplink 11:
      Optimal Phase: 14
      Window Length: 36
      Eye Window: _________________________________XXXX___
    Uplink 12:
      Optimal Phase: 11
      Window Length: 35
      Eye Window: _____________________________XXXXX______
    Uplink 13:
      Optimal Phase: 15
      Window Length: 35
      Eye Window: _________________________________XXXXX__
    Uplink 14:
      Optimal Phase: 12
      Window Length: 36
      Eye Window: _______________________________XXXX_____
    Uplink 15:
      Optimal Phase: 14
      Window Length: 34
      Eye Window: ________________________________XXXXXX__

09:02:25:setup_element:INFO:	Performing Elink synchronization
09:02:25:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:02:25:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:02:25:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
09:02:25:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
09:02:25:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 1
09:02:25:uplink:INFO:	Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
09:02:25:ST3_emu:INFO:	Number of chips: 8
addr  |  upli  |  dwnli  |  grp |  uplinks | uplinks_map
   0  |   [0]   |  1  |  0  |     [1]      |   [(0, 1), (1, 0)] 
   1  |   [0]   |  1  |  0  |     [8]      |   [(0, 8), (1, 9)] 
   2  |   [0]   |  1  |  0  |     [3]      |   [(0, 3), (1, 2)] 
   3  |   [0]   |  1  |  0  |     [10]     |  [(0, 10), (1, 11)]
   4  |   [0]   |  1  |  0  |     [5]      |   [(0, 5), (1, 4)] 
   5  |   [0]   |  1  |  0  |     [12]     |  [(0, 12), (1, 13)]
   6  |   [0]   |  1  |  0  |     [7]      |   [(0, 7), (1, 6)] 
   7  |   [0]   |  1  |  0  |     [14]     |  [(0, 14), (1, 15)]
09:02:25:febtest:INFO:	Init all SMX (CSA): 30
09:02:40:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:02:40:febtest:INFO:	01-00 | XA-000-08-002-000-007-069-03 |  31.4 | 1177.4
09:02:40:febtest:INFO:	08-01 | XA-000-08-002-002-008-128-01 |  31.4 | 1153.7
09:02:41:febtest:INFO:	03-02 | XA-000-08-002-000-007-064-03 |  31.4 | 1177.4
09:02:41:febtest:INFO:	10-03 | XA-000-08-002-002-008-143-01 |  28.2 | 1171.5
09:02:41:febtest:INFO:	05-04 | XA-000-08-002-002-008-131-01 |  40.9 | 1153.7
09:02:41:febtest:INFO:	12-05 | XA-000-08-002-002-008-147-06 |  37.7 | 1147.8
09:02:41:febtest:INFO:	07-06 | XA-000-08-002-002-008-123-07 |  37.7 | 1165.6
09:02:42:febtest:INFO:	14-07 | XA-000-08-002-002-008-145-06 |  40.9 | 1141.9
09:02:43:febtest:INFO:	Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
09:02:44:ST3_smx:INFO:	chip: 1-0 	 31.389742 C 	 1189.190035 mV
09:02:44:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:44:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:44:ST3_smx:INFO:		Electrons
09:02:44:ST3_smx:INFO:	# loops 0
09:02:46:ST3_smx:INFO:	# loops 1
09:02:48:ST3_smx:INFO:	# loops 2
09:02:49:ST3_smx:INFO:	Total # of broken channels: 0
09:02:49:ST3_smx:INFO:	List of broken channels: []
09:02:49:ST3_smx:INFO:	Total # of broken channels: 0
09:02:49:ST3_smx:INFO:	List of broken channels: []
09:02:51:ST3_smx:INFO:	chip: 8-1 	 31.389742 C 	 1165.571835 mV
09:02:51:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:51:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:51:ST3_smx:INFO:		Electrons
09:02:51:ST3_smx:INFO:	# loops 0
09:02:53:ST3_smx:INFO:	# loops 1
09:02:54:ST3_smx:INFO:	# loops 2
09:02:56:ST3_smx:INFO:	Total # of broken channels: 0
09:02:56:ST3_smx:INFO:	List of broken channels: []
09:02:56:ST3_smx:INFO:	Total # of broken channels: 0
09:02:56:ST3_smx:INFO:	List of broken channels: []
09:02:58:ST3_smx:INFO:	chip: 3-2 	 31.389742 C 	 1189.190035 mV
09:02:58:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:58:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:02:58:ST3_smx:INFO:		Electrons
09:02:58:ST3_smx:INFO:	# loops 0
09:02:59:ST3_smx:INFO:	# loops 1
09:03:01:ST3_smx:INFO:	# loops 2
09:03:03:ST3_smx:INFO:	Total # of broken channels: 0
09:03:03:ST3_smx:INFO:	List of broken channels: []
09:03:03:ST3_smx:INFO:	Total # of broken channels: 0
09:03:03:ST3_smx:INFO:	List of broken channels: []
09:03:04:ST3_smx:INFO:	chip: 10-3 	 31.389742 C 	 1183.292940 mV
09:03:04:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:04:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:04:ST3_smx:INFO:		Electrons
09:03:04:ST3_smx:INFO:	# loops 0
09:03:06:ST3_smx:INFO:	# loops 1
09:03:08:ST3_smx:INFO:	# loops 2
09:03:09:ST3_smx:INFO:	Total # of broken channels: 0
09:03:09:ST3_smx:INFO:	List of broken channels: []
09:03:09:ST3_smx:INFO:	Total # of broken channels: 0
09:03:09:ST3_smx:INFO:	List of broken channels: []
09:03:11:ST3_smx:INFO:	chip: 5-4 	 40.898880 C 	 1165.571835 mV
09:03:11:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:11:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:11:ST3_smx:INFO:		Electrons
09:03:11:ST3_smx:INFO:	# loops 0
09:03:13:ST3_smx:INFO:	# loops 1
09:03:14:ST3_smx:INFO:	# loops 2
09:03:16:ST3_smx:INFO:	Total # of broken channels: 0
09:03:16:ST3_smx:INFO:	List of broken channels: []
09:03:16:ST3_smx:INFO:	Total # of broken channels: 0
09:03:16:ST3_smx:INFO:	List of broken channels: []
09:03:18:ST3_smx:INFO:	chip: 12-5 	 37.726682 C 	 1159.654860 mV
09:03:18:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:18:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:18:ST3_smx:INFO:		Electrons
09:03:18:ST3_smx:INFO:	# loops 0
09:03:19:ST3_smx:INFO:	# loops 1
09:03:21:ST3_smx:INFO:	# loops 2
09:03:23:ST3_smx:INFO:	Total # of broken channels: 0
09:03:23:ST3_smx:INFO:	List of broken channels: []
09:03:23:ST3_smx:INFO:	Total # of broken channels: 0
09:03:23:ST3_smx:INFO:	List of broken channels: []
09:03:24:ST3_smx:INFO:	chip: 7-6 	 37.726682 C 	 1171.483840 mV
09:03:24:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:24:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:24:ST3_smx:INFO:		Electrons
09:03:24:ST3_smx:INFO:	# loops 0
09:03:26:ST3_smx:INFO:	# loops 1
09:03:28:ST3_smx:INFO:	# loops 2
09:03:29:ST3_smx:INFO:	Total # of broken channels: 0
09:03:29:ST3_smx:INFO:	List of broken channels: []
09:03:29:ST3_smx:INFO:	Total # of broken channels: 0
09:03:29:ST3_smx:INFO:	List of broken channels: []
09:03:31:ST3_smx:INFO:	chip: 14-7 	 40.898880 C 	 1147.806000 mV
09:03:31:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:31:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:03:31:ST3_smx:INFO:		Electrons
09:03:31:ST3_smx:INFO:	# loops 0
09:03:33:ST3_smx:INFO:	# loops 1
09:03:34:ST3_smx:INFO:	# loops 2
09:03:36:ST3_smx:INFO:	Total # of broken channels: 0
09:03:36:ST3_smx:INFO:	List of broken channels: []
09:03:36:ST3_smx:INFO:	Total # of broken channels: 0
09:03:36:ST3_smx:INFO:	List of broken channels: []
09:03:36:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:03:37:febtest:INFO:	01-00 | XA-000-08-002-000-007-069-03 |  31.4 | 1206.9
09:03:37:febtest:INFO:	08-01 | XA-000-08-002-002-008-128-01 |  31.4 | 1189.2
09:03:37:febtest:INFO:	03-02 | XA-000-08-002-000-007-064-03 |  31.4 | 1212.7
09:03:37:febtest:INFO:	10-03 | XA-000-08-002-002-008-143-01 |  31.4 | 1206.9
09:03:37:febtest:INFO:	05-04 | XA-000-08-002-002-008-131-01 |  40.9 | 1183.3
09:03:38:febtest:INFO:	12-05 | XA-000-08-002-002-008-147-06 |  37.7 | 1183.3
09:03:38:febtest:INFO:	07-06 | XA-000-08-002-002-008-123-07 |  37.7 | 1195.1
09:03:38:febtest:INFO:	14-07 | XA-000-08-002-002-008-145-06 |  40.9 | 1165.6
############################################################
#                   S U M M A R Y                          #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_05_27-09_02_14
OPERATOR  : Oleksandr S.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 1167| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.450', '1.5570', '1.849', '2.7340', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '2.0710', '1.850', '2.3270', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '2.0000', '1.850', '0.5304', '0.000', '0.0000', '0.000', '0.0000']