FEB_1236    02.10.24 09:30:27

TextEdit.txt
            09:30:27:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:30:27:ST3_Shared:INFO:	                         FEB-Sensor                         
09:30:27:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:31:02:ST3_ModuleSelector:INFO:	M8UL4T2010222B2
09:31:02:ST3_ModuleSelector:INFO:	24034
09:31:02:febtest:INFO:	Testing FEB with SN 1236
09:31:04:smx_tester:INFO:	Scanning setup
09:31:04:elinks:INFO:	Disabling clock on downlink 0
09:31:04:elinks:INFO:	Disabling clock on downlink 1
09:31:04:elinks:INFO:	Disabling clock on downlink 2
09:31:04:elinks:INFO:	Disabling clock on downlink 3
09:31:04:elinks:INFO:	Disabling clock on downlink 4
09:31:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:31:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:31:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:31:04:elinks:INFO:	Disabling clock on downlink 0
09:31:04:elinks:INFO:	Disabling clock on downlink 1
09:31:04:elinks:INFO:	Disabling clock on downlink 2
09:31:04:elinks:INFO:	Disabling clock on downlink 3
09:31:04:elinks:INFO:	Disabling clock on downlink 4
09:31:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:31:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 0
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 1
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 2
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 3
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 4
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 5
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 6
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 7
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 8
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 9
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 10
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 11
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 12
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 13
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 14
09:31:04:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 15
09:31:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:31:04:elinks:INFO:	Disabling clock on downlink 0
09:31:04:elinks:INFO:	Disabling clock on downlink 1
09:31:04:elinks:INFO:	Disabling clock on downlink 2
09:31:04:elinks:INFO:	Disabling clock on downlink 3
09:31:04:elinks:INFO:	Disabling clock on downlink 4
09:31:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:31:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:31:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:31:04:elinks:INFO:	Disabling clock on downlink 0
09:31:04:elinks:INFO:	Disabling clock on downlink 1
09:31:04:elinks:INFO:	Disabling clock on downlink 2
09:31:04:elinks:INFO:	Disabling clock on downlink 3
09:31:04:elinks:INFO:	Disabling clock on downlink 4
09:31:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:31:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
09:31:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:31:04:elinks:INFO:	Disabling clock on downlink 0
09:31:04:elinks:INFO:	Disabling clock on downlink 1
09:31:04:elinks:INFO:	Disabling clock on downlink 2
09:31:04:elinks:INFO:	Disabling clock on downlink 3
09:31:04:elinks:INFO:	Disabling clock on downlink 4
09:31:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:31:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
09:31:05:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:31:05:setup_element:INFO:	Scanning clock phase
09:31:05:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:31:05:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:31:05:setup_element:INFO:	Clock phase scan results for group 0, downlink 1
09:31:05:setup_element:INFO:	Eye window for uplink 0 : ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:31:05:setup_element:INFO:	Eye window for uplink 1 : ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:31:05:setup_element:INFO:	Eye window for uplink 2 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 3 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 4 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 5 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 6 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 7 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 8 : ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 9 : ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 10: _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 11: _______________________________________________________________________XXXXXXX__
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 12: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 13: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
09:31:05:setup_element:INFO:	Eye window for uplink 14: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:31:05:setup_element:INFO:	Eye window for uplink 15: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:31:05:setup_element:INFO:	Setting the clock phase to 34 for group 0, downlink 1
09:31:05:setup_element:INFO:	Scanning data phases
09:31:05:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:31:05:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:31:11:setup_element:INFO:	Data phase scan results for group 0, downlink 1
09:31:11:setup_element:INFO:	Eye window for uplink 0 : __________XXXXX_________________________
Data delay found: 32
09:31:11:setup_element:INFO:	Eye window for uplink 1 : ______XXXXX_____________________________
Data delay found: 28
09:31:11:setup_element:INFO:	Eye window for uplink 2 : _______XXXXX____________________________
Data delay found: 29
09:31:11:setup_element:INFO:	Eye window for uplink 3 : _____XXXXX______________________________
Data delay found: 27
09:31:11:setup_element:INFO:	Eye window for uplink 4 : ______XXXXX_____________________________
Data delay found: 28
09:31:11:setup_element:INFO:	Eye window for uplink 5 : __XXXXX_________________________________
Data delay found: 24
09:31:11:setup_element:INFO:	Eye window for uplink 6 : XX___________________________________XXX
Data delay found: 19
09:31:11:setup_element:INFO:	Eye window for uplink 7 : _________________________________XXXXX__
Data delay found: 15
09:31:11:setup_element:INFO:	Eye window for uplink 8 : _________________________XXXXX__________
Data delay found: 7
09:31:11:setup_element:INFO:	Eye window for uplink 9 : ______________________________XXXXX_____
Data delay found: 12
09:31:11:setup_element:INFO:	Eye window for uplink 10: ____________________________XXXXX_______
Data delay found: 10
09:31:11:setup_element:INFO:	Eye window for uplink 11: ________________________________XXXXX___
Data delay found: 14
09:31:11:setup_element:INFO:	Eye window for uplink 12: ______________________________XXXX______
Data delay found: 11
09:31:11:setup_element:INFO:	Eye window for uplink 13: ________________________________XXXXX___
Data delay found: 14
09:31:11:setup_element:INFO:	Eye window for uplink 14: _____________________________XXXXXX_____
Data delay found: 11
09:31:11:setup_element:INFO:	Eye window for uplink 15: ______________________________XXXXXXX___
Data delay found: 13
09:31:11:setup_element:INFO:	Setting the data phase to 32 for uplink 0
09:31:11:setup_element:INFO:	Setting the data phase to 28 for uplink 1
09:31:11:setup_element:INFO:	Setting the data phase to 29 for uplink 2
09:31:11:setup_element:INFO:	Setting the data phase to 27 for uplink 3
09:31:11:setup_element:INFO:	Setting the data phase to 28 for uplink 4
09:31:11:setup_element:INFO:	Setting the data phase to 24 for uplink 5
09:31:11:setup_element:INFO:	Setting the data phase to 19 for uplink 6
09:31:11:setup_element:INFO:	Setting the data phase to 15 for uplink 7
09:31:11:setup_element:INFO:	Setting the data phase to 7 for uplink 8
09:31:11:setup_element:INFO:	Setting the data phase to 12 for uplink 9
09:31:11:setup_element:INFO:	Setting the data phase to 10 for uplink 10
09:31:11:setup_element:INFO:	Setting the data phase to 14 for uplink 11
09:31:11:setup_element:INFO:	Setting the data phase to 11 for uplink 12
09:31:11:setup_element:INFO:	Setting the data phase to 14 for uplink 13
09:31:11:setup_element:INFO:	Setting the data phase to 11 for uplink 14
09:31:11:setup_element:INFO:	Setting the data phase to 13 for uplink 15
09:31:11:setup_element:INFO:	Beginning SMX ASICs map scan
09:31:11:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:31:11:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:31:11:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
09:31:11:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
09:31:11:uplink:INFO:	Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
09:31:11:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 1
09:31:11:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 0
09:31:11:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 8
09:31:11:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 9
09:31:11:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 3
09:31:11:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 2
09:31:11:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 10
09:31:11:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 11
09:31:11:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 5
09:31:11:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 4
09:31:12:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 12
09:31:12:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 13
09:31:12:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 7
09:31:12:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 6
09:31:12:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 14
09:31:12:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 15
09:31:13:setup_element:INFO:	Performing Elink synchronization
09:31:13:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:31:13:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:31:13:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
09:31:13:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
09:31:13:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 1
09:31:13:uplink:INFO:	Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 0   | [0]  |   1   |  0  |   [1]   |    2    | [(0, 1), (1, 0)]
 1   | [0]  |   1   |  0  |   [8]   |    2    | [(0, 8), (1, 9)]
 2   | [0]  |   1   |  0  |   [3]   |    2    | [(0, 3), (1, 2)]
 3   | [0]  |   1   |  0  |  [10]   |    2    | [(0, 10), (1, 11)]
 4   | [0]  |   1   |  0  |   [5]   |    2    | [(0, 5), (1, 4)]
 5   | [0]  |   1   |  0  |  [12]   |    2    | [(0, 12), (1, 13)]
 6   | [0]  |   1   |  0  |   [7]   |    2    | [(0, 7), (1, 6)]
 7   | [0]  |   1   |  0  |  [14]   |    2    | [(0, 14), (1, 15)]
|_________________________________________________________________________|
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x0
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x1
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x2
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x3
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x4
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x5
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x6
09:31:14:ST3_emu_feb:DEBUG:	Chip address:  	0x7
09:31:14:febtest:INFO:	Init all SMX (CSA): 30
09:31:28:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:31:28:febtest:INFO:	01-00 | XA-000-09-004-003-007-012-13 |  28.2 | 1177.4
09:31:29:febtest:INFO:	08-01 | XA-000-08-002-003-007-147-10 |  28.2 | 1171.5
09:31:29:febtest:INFO:	03-02 | XA-000-08-002-003-007-142-13 |  25.1 | 1189.2
09:31:29:febtest:INFO:	10-03 | XA-000-08-002-003-007-143-13 |  40.9 | 1141.9
09:31:29:febtest:INFO:	05-04 | XA-000-08-002-003-007-134-13 |  44.1 | 1141.9
09:31:30:febtest:INFO:	12-05 | XA-000-09-004-003-007-005-13 |  50.4 | 1112.1
09:31:30:febtest:INFO:	07-06 | XA-000-09-004-006-005-018-10 |  28.2 | 1195.1
09:31:30:febtest:INFO:	14-07 | XA-000-09-004-003-007-011-13 |  34.6 | 1171.5
09:31:31:febtest:INFO:	Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
09:31:33:ST3_smx:INFO:	chip: 1-0 	 28.225000 C 	 1189.190035 mV
09:31:33:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:33:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:33:ST3_smx:INFO:		Electrons
09:31:33:ST3_smx:INFO:	# loops 0
09:31:35:ST3_smx:INFO:	# loops 1
09:31:36:ST3_smx:INFO:	# loops 2
09:31:38:ST3_smx:INFO:	# loops 3
09:31:39:ST3_smx:INFO:	# loops 4
09:31:41:ST3_smx:INFO:	Total # of broken channels: 0
09:31:41:ST3_smx:INFO:	List of broken channels: []
09:31:41:ST3_smx:INFO:	Total # of broken channels: 0
09:31:41:ST3_smx:INFO:	List of broken channels: []
09:31:43:ST3_smx:INFO:	chip: 8-1 	 28.225000 C 	 1189.190035 mV
09:31:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:43:ST3_smx:INFO:		Electrons
09:31:43:ST3_smx:INFO:	# loops 0
09:31:44:ST3_smx:INFO:	# loops 1
09:31:46:ST3_smx:INFO:	# loops 2
09:31:47:ST3_smx:INFO:	# loops 3
09:31:49:ST3_smx:INFO:	# loops 4
09:31:51:ST3_smx:INFO:	Total # of broken channels: 0
09:31:51:ST3_smx:INFO:	List of broken channels: []
09:31:51:ST3_smx:INFO:	Total # of broken channels: 0
09:31:51:ST3_smx:INFO:	List of broken channels: []
09:31:52:ST3_smx:INFO:	chip: 3-2 	 25.062742 C 	 1200.969315 mV
09:31:52:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:52:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:31:52:ST3_smx:INFO:		Electrons
09:31:52:ST3_smx:INFO:	# loops 0
09:31:54:ST3_smx:INFO:	# loops 1
09:31:56:ST3_smx:INFO:	# loops 2
09:31:57:ST3_smx:INFO:	# loops 3
09:31:59:ST3_smx:INFO:	# loops 4
09:32:00:ST3_smx:INFO:	Total # of broken channels: 0
09:32:00:ST3_smx:INFO:	List of broken channels: []
09:32:00:ST3_smx:INFO:	Total # of broken channels: 0
09:32:00:ST3_smx:INFO:	List of broken channels: []
09:32:02:ST3_smx:INFO:	chip: 10-3 	 37.726682 C 	 1159.654860 mV
09:32:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:02:ST3_smx:INFO:		Electrons
09:32:02:ST3_smx:INFO:	# loops 0
09:32:04:ST3_smx:INFO:	# loops 1
09:32:05:ST3_smx:INFO:	# loops 2
09:32:07:ST3_smx:INFO:	# loops 3
09:32:09:ST3_smx:INFO:	# loops 4
09:32:10:ST3_smx:INFO:	Total # of broken channels: 0
09:32:10:ST3_smx:INFO:	List of broken channels: []
09:32:10:ST3_smx:INFO:	Total # of broken channels: 0
09:32:10:ST3_smx:INFO:	List of broken channels: []
09:32:12:ST3_smx:INFO:	chip: 5-4 	 44.073563 C 	 1147.806000 mV
09:32:12:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:12:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:12:ST3_smx:INFO:		Electrons
09:32:12:ST3_smx:INFO:	# loops 0
09:32:14:ST3_smx:INFO:	# loops 1
09:32:15:ST3_smx:INFO:	# loops 2
09:32:17:ST3_smx:INFO:	# loops 3
09:32:18:ST3_smx:INFO:	# loops 4
09:32:20:ST3_smx:INFO:	Total # of broken channels: 0
09:32:20:ST3_smx:INFO:	List of broken channels: []
09:32:20:ST3_smx:INFO:	Total # of broken channels: 0
09:32:20:ST3_smx:INFO:	List of broken channels: []
09:32:22:ST3_smx:INFO:	chip: 12-5 	 50.430383 C 	 1129.995435 mV
09:32:22:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:22:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:22:ST3_smx:INFO:		Electrons
09:32:22:ST3_smx:INFO:	# loops 0
09:32:23:ST3_smx:INFO:	# loops 1
09:32:25:ST3_smx:INFO:	# loops 2
09:32:26:ST3_smx:INFO:	# loops 3
09:32:28:ST3_smx:INFO:	# loops 4
09:32:30:ST3_smx:INFO:	Total # of broken channels: 0
09:32:30:ST3_smx:INFO:	List of broken channels: []
09:32:30:ST3_smx:INFO:	Total # of broken channels: 0
09:32:30:ST3_smx:INFO:	List of broken channels: []
09:32:31:ST3_smx:INFO:	chip: 7-6 	 31.389742 C 	 1206.851500 mV
09:32:31:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:31:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:31:ST3_smx:INFO:		Electrons
09:32:31:ST3_smx:INFO:	# loops 0
09:32:33:ST3_smx:INFO:	# loops 1
09:32:35:ST3_smx:INFO:	# loops 2
09:32:36:ST3_smx:INFO:	# loops 3
09:32:38:ST3_smx:INFO:	# loops 4
09:32:40:ST3_smx:INFO:	Total # of broken channels: 0
09:32:40:ST3_smx:INFO:	List of broken channels: []
09:32:40:ST3_smx:INFO:	Total # of broken channels: 0
09:32:40:ST3_smx:INFO:	List of broken channels: []
09:32:41:ST3_smx:INFO:	chip: 14-7 	 37.726682 C 	 1183.292940 mV
09:32:41:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:41:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:32:41:ST3_smx:INFO:		Electrons
09:32:41:ST3_smx:INFO:	# loops 0
09:32:43:ST3_smx:INFO:	# loops 1
09:32:45:ST3_smx:INFO:	# loops 2
09:32:46:ST3_smx:INFO:	# loops 3
09:32:48:ST3_smx:INFO:	# loops 4
09:32:50:ST3_smx:INFO:	Total # of broken channels: 0
09:32:50:ST3_smx:INFO:	List of broken channels: []
09:32:50:ST3_smx:INFO:	Total # of broken channels: 0
09:32:50:ST3_smx:INFO:	List of broken channels: []
09:32:50:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:32:50:febtest:INFO:	01-00 | XA-000-09-004-003-007-012-13 |  31.4 | 1206.9
09:32:50:febtest:INFO:	08-01 | XA-000-08-002-003-007-147-10 |  31.4 | 1206.9
09:32:51:febtest:INFO:	03-02 | XA-000-08-002-003-007-142-13 |  28.2 | 1218.6
09:32:51:febtest:INFO:	10-03 | XA-000-08-002-003-007-143-13 |  40.9 | 1177.4
09:32:51:febtest:INFO:	05-04 | XA-000-08-002-003-007-134-13 |  47.3 | 1171.5
09:32:51:febtest:INFO:	12-05 | XA-000-09-004-003-007-005-13 |  50.4 | 1147.8
09:32:51:febtest:INFO:	07-06 | XA-000-09-004-006-005-018-10 |  34.6 | 1224.5
09:32:52:febtest:INFO:	14-07 | XA-000-09-004-003-007-011-13 |  40.9 | 1201.0
############################################################
#                   S U M M A R Y                          #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Sensor
TEST_DATE : 24_10_02-09_30_27
OPERATOR  : Carmen S.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 1236| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
------------------------------------------------------------
SENSOR_NAME: 24034 | SIZE: 62x124 | GRADE: A
MODULE_NAME: M8UL4T2010222B2
LADDER_NAME: L8UL401022
------------------------------------------------------------
VI_before_Init : ['2.449', '1.6100', '1.849', '2.5170', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '2.0620', '1.850', '2.3070', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.9920', '1.850', '0.5293', '0.000', '0.0000', '0.000', '0.0000']