FEB_1280    28.11.24 10:21:17

TextEdit.txt
            10:21:17:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:21:17:ST3_Shared:INFO:	                         FEB-Sensor                         
10:21:17:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:21:20:ST3_Shared:INFO:	STS mode selected
10:21:22:ST3_ModuleSelector:INFO:	M3DR2T4000124B2
10:21:22:ST3_ModuleSelector:INFO:	26304
10:21:22:febtest:INFO:	Testing FEB with SN 1280
10:21:23:smx_tester:INFO:	Scanning setup
10:21:23:elinks:INFO:	Disabling clock on downlink 0
10:21:23:elinks:INFO:	Disabling clock on downlink 1
10:21:24:elinks:INFO:	Disabling clock on downlink 2
10:21:24:elinks:INFO:	Disabling clock on downlink 3
10:21:24:elinks:INFO:	Disabling clock on downlink 4
10:21:24:setup_element:INFO:	Checking SOS, encoding_mode: SOS
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
10:21:24:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
10:21:24:elinks:INFO:	Disabling clock on downlink 0
10:21:24:elinks:INFO:	Disabling clock on downlink 1
10:21:24:elinks:INFO:	Disabling clock on downlink 2
10:21:24:elinks:INFO:	Disabling clock on downlink 3
10:21:24:elinks:INFO:	Disabling clock on downlink 4
10:21:24:setup_element:INFO:	Checking SOS, encoding_mode: SOS
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 0
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 1
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 2
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 3
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 4
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 5
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 6
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 7
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 8
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 9
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 10
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 11
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 12
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 13
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 14
10:21:24:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 15
10:21:24:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
10:21:24:elinks:INFO:	Disabling clock on downlink 0
10:21:24:elinks:INFO:	Disabling clock on downlink 1
10:21:24:elinks:INFO:	Disabling clock on downlink 2
10:21:24:elinks:INFO:	Disabling clock on downlink 3
10:21:24:elinks:INFO:	Disabling clock on downlink 4
10:21:24:setup_element:INFO:	Checking SOS, encoding_mode: SOS
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
10:21:24:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
10:21:24:elinks:INFO:	Disabling clock on downlink 0
10:21:24:elinks:INFO:	Disabling clock on downlink 1
10:21:24:elinks:INFO:	Disabling clock on downlink 2
10:21:24:elinks:INFO:	Disabling clock on downlink 3
10:21:24:elinks:INFO:	Disabling clock on downlink 4
10:21:24:setup_element:INFO:	Checking SOS, encoding_mode: SOS
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
10:21:24:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
10:21:24:elinks:INFO:	Disabling clock on downlink 0
10:21:24:elinks:INFO:	Disabling clock on downlink 1
10:21:24:elinks:INFO:	Disabling clock on downlink 2
10:21:24:elinks:INFO:	Disabling clock on downlink 3
10:21:24:elinks:INFO:	Disabling clock on downlink 4
10:21:24:setup_element:INFO:	Checking SOS, encoding_mode: SOS
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
10:21:24:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
10:21:24:setup_element:INFO:	Scanning clock phase
10:21:24:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
10:21:25:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
10:21:25:setup_element:INFO:	Clock phase scan results for group 0, downlink 1
10:21:25:setup_element:INFO:	Eye window for uplink 0 : X_______________________________________________________________________XXXXXXXX
Clock Delay: 36
10:21:25:setup_element:INFO:	Eye window for uplink 1 : X_______________________________________________________________________XXXXXXXX
Clock Delay: 36
10:21:25:setup_element:INFO:	Eye window for uplink 2 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 3 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 4 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
10:21:25:setup_element:INFO:	Eye window for uplink 5 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
10:21:25:setup_element:INFO:	Eye window for uplink 6 : ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 7 : ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 8 : ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
10:21:25:setup_element:INFO:	Eye window for uplink 9 : ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
10:21:25:setup_element:INFO:	Eye window for uplink 10: ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
10:21:25:setup_element:INFO:	Eye window for uplink 11: ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
10:21:25:setup_element:INFO:	Eye window for uplink 12: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 13: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:21:25:setup_element:INFO:	Eye window for uplink 14: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
10:21:25:setup_element:INFO:	Eye window for uplink 15: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
10:21:25:setup_element:INFO:	Setting the clock phase to 34 for group 0, downlink 1
==============================================OOO==============================================
10:21:25:setup_element:INFO:	Scanning data phases
10:21:25:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
10:21:25:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
10:21:31:setup_element:INFO:	Data phase scan results for group 0, downlink 1
10:21:31:setup_element:INFO:	Eye window for uplink 0 : ____________XXXXXXX_____________________
Data delay found: 35
10:21:31:setup_element:INFO:	Eye window for uplink 1 : ________XXXXXX__________________________
Data delay found: 30
10:21:31:setup_element:INFO:	Eye window for uplink 2 : ____XXXXXXXXX___________________________
Data delay found: 28
10:21:31:setup_element:INFO:	Eye window for uplink 3 : _XXXXXXXXX______________________________
Data delay found: 25
10:21:31:setup_element:INFO:	Eye window for uplink 4 : _____XXXXXXX____________________________
Data delay found: 28
10:21:31:setup_element:INFO:	Eye window for uplink 5 : XXXXXXXX________________________________
Data delay found: 23
10:21:31:setup_element:INFO:	Eye window for uplink 6 : XXXXXX_________________________________X
Data delay found: 22
10:21:31:setup_element:INFO:	Eye window for uplink 7 : XXXX______________________________XXXXXX
Data delay found: 18
10:21:31:setup_element:INFO:	Eye window for uplink 8 : _______________________XXXXXX___________
Data delay found: 5
10:21:31:setup_element:INFO:	Eye window for uplink 9 : ____________________________XXXXX_______
Data delay found: 10
10:21:31:setup_element:INFO:	Eye window for uplink 10: _______________________XXXXXXX__________
Data delay found: 6
10:21:31:setup_element:INFO:	Eye window for uplink 11: ___________________________XXXXXXX______
Data delay found: 10
10:21:31:setup_element:INFO:	Eye window for uplink 12: ________________________XXXXXXXXXXX_____
Data delay found: 9
10:21:31:setup_element:INFO:	Eye window for uplink 13: ________________________XXXXXXXXXXXXXX__
Data delay found: 10
10:21:31:setup_element:INFO:	Eye window for uplink 14: ___________________________XXXXXXXX_____
Data delay found: 10
10:21:31:setup_element:INFO:	Eye window for uplink 15: ___________________________XXXXXXXXXX___
Data delay found: 11
10:21:31:setup_element:INFO:	Setting the data phase to 35 for uplink 0
10:21:31:setup_element:INFO:	Setting the data phase to 30 for uplink 1
10:21:31:setup_element:INFO:	Setting the data phase to 28 for uplink 2
10:21:31:setup_element:INFO:	Setting the data phase to 25 for uplink 3
10:21:31:setup_element:INFO:	Setting the data phase to 28 for uplink 4
10:21:31:setup_element:INFO:	Setting the data phase to 23 for uplink 5
10:21:31:setup_element:INFO:	Setting the data phase to 22 for uplink 6
10:21:31:setup_element:INFO:	Setting the data phase to 18 for uplink 7
10:21:31:setup_element:INFO:	Setting the data phase to 5 for uplink 8
10:21:31:setup_element:INFO:	Setting the data phase to 10 for uplink 9
10:21:31:setup_element:INFO:	Setting the data phase to 6 for uplink 10
10:21:31:setup_element:INFO:	Setting the data phase to 10 for uplink 11
10:21:31:setup_element:INFO:	Setting the data phase to 9 for uplink 12
10:21:31:setup_element:INFO:	Setting the data phase to 10 for uplink 13
10:21:31:setup_element:INFO:	Setting the data phase to 10 for uplink 14
10:21:31:setup_element:INFO:	Setting the data phase to 11 for uplink 15
==============================================OOO==============================================
10:21:31:setup_element:INFO:	Beginning SMX ASICs map scan
10:21:31:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
10:21:31:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
10:21:31:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
10:21:31:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
10:21:31:uplink:INFO:	Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
10:21:31:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 1
10:21:31:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 0
10:21:31:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 8
10:21:31:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 9
10:21:31:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 3
10:21:31:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 2
10:21:31:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 10
10:21:31:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 11
10:21:31:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 5
10:21:32:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 4
10:21:32:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 12
10:21:32:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 13
10:21:32:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 7
10:21:32:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 6
10:21:32:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 14
10:21:32:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 15
10:21:33:ST3_emu:INFO:	
Setup Element:
  Group: 0
  Downlink: 1
  Uplinks: [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
  ASICs Map:
    ASIC address 0x0: (ASIC uplink, uplink): (0, 1), (1, 0)
    ASIC address 0x1: (ASIC uplink, uplink): (0, 8), (1, 9)
    ASIC address 0x2: (ASIC uplink, uplink): (0, 3), (1, 2)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 10), (1, 11)
    ASIC address 0x4: (ASIC uplink, uplink): (0, 5), (1, 4)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 12), (1, 13)
    ASIC address 0x6: (ASIC uplink, uplink): (0, 7), (1, 6)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 14), (1, 15)
  Clock Phase Characteristic:
    Optimal Phase: 34
    Window Length: 67
    Eye Windows:
      Uplink  0: X_______________________________________________________________________XXXXXXXX
      Uplink  1: X_______________________________________________________________________XXXXXXXX
      Uplink  2: _______________________________________________________________________XXXXXXXX_
      Uplink  3: _______________________________________________________________________XXXXXXXX_
      Uplink  4: ______________________________________________________________________XXXXXXXX__
      Uplink  5: ______________________________________________________________________XXXXXXXX__
      Uplink  6: ______________________________________________________________________XXXXXXXXX_
      Uplink  7: ______________________________________________________________________XXXXXXXXX_
      Uplink  8: ____________________________________________________________________XXXXXXXXX___
      Uplink  9: ____________________________________________________________________XXXXXXXXX___
      Uplink 10: ____________________________________________________________________XXXXXXXXX___
      Uplink 11: ____________________________________________________________________XXXXXXXXX___
      Uplink 12: ______________________________________________________________________XXXXXXXXX_
      Uplink 13: ______________________________________________________________________XXXXXXXXX_
      Uplink 14: ________________________________________________________________________XXXXXXX_
      Uplink 15: ________________________________________________________________________XXXXXXX_
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 35
      Window Length: 33
      Eye Window: ____________XXXXXXX_____________________
    Uplink 1:
      Optimal Phase: 30
      Window Length: 34
      Eye Window: ________XXXXXX__________________________
    Uplink 2:
      Optimal Phase: 28
      Window Length: 31
      Eye Window: ____XXXXXXXXX___________________________
    Uplink 3:
      Optimal Phase: 25
      Window Length: 31
      Eye Window: _XXXXXXXXX______________________________
    Uplink 4:
      Optimal Phase: 28
      Window Length: 33
      Eye Window: _____XXXXXXX____________________________
    Uplink 5:
      Optimal Phase: 23
      Window Length: 32
      Eye Window: XXXXXXXX________________________________
    Uplink 6:
      Optimal Phase: 22
      Window Length: 33
      Eye Window: XXXXXX_________________________________X
    Uplink 7:
      Optimal Phase: 18
      Window Length: 30
      Eye Window: XXXX______________________________XXXXXX
    Uplink 8:
      Optimal Phase: 5
      Window Length: 34
      Eye Window: _______________________XXXXXX___________
    Uplink 9:
      Optimal Phase: 10
      Window Length: 35
      Eye Window: ____________________________XXXXX_______
    Uplink 10:
      Optimal Phase: 6
      Window Length: 33
      Eye Window: _______________________XXXXXXX__________
    Uplink 11:
      Optimal Phase: 10
      Window Length: 33
      Eye Window: ___________________________XXXXXXX______
    Uplink 12:
      Optimal Phase: 9
      Window Length: 29
      Eye Window: ________________________XXXXXXXXXXX_____
    Uplink 13:
      Optimal Phase: 10
      Window Length: 26
      Eye Window: ________________________XXXXXXXXXXXXXX__
    Uplink 14:
      Optimal Phase: 10
      Window Length: 32
      Eye Window: ___________________________XXXXXXXX_____
    Uplink 15:
      Optimal Phase: 11
      Window Length: 30
      Eye Window: ___________________________XXXXXXXXXX___

==============================================OOO==============================================
10:21:33:setup_element:INFO:	Performing Elink synchronization
10:21:33:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
10:21:33:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
10:21:33:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
10:21:33:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
==============================================OOO==============================================
10:21:33:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 1
10:21:33:uplink:INFO:	Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 0   | [0]  |   1   |  0  |   [1]   |    2    | [(0, 1), (1, 0)]
 1   | [0]  |   1   |  0  |   [8]   |    2    | [(0, 8), (1, 9)]
 2   | [0]  |   1   |  0  |   [3]   |    2    | [(0, 3), (1, 2)]
 3   | [0]  |   1   |  0  |  [10]   |    2    | [(0, 10), (1, 11)]
 4   | [0]  |   1   |  0  |   [5]   |    2    | [(0, 5), (1, 4)]
 5   | [0]  |   1   |  0  |  [12]   |    2    | [(0, 12), (1, 13)]
 6   | [0]  |   1   |  0  |   [7]   |    2    | [(0, 7), (1, 6)]
 7   | [0]  |   1   |  0  |  [14]   |    2    | [(0, 14), (1, 15)]
|_________________________________________________________________________|
10:21:34:febtest:INFO:	Init all SMX (CSA): 30
10:21:48:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:21:49:febtest:INFO:	01-00 | XA-000-09-004-012-007-004-08 |  28.2 | 1153.7
10:21:49:febtest:INFO:	08-01 | XA-000-09-004-012-007-006-08 |  44.1 | 1100.2
10:21:49:febtest:INFO:	03-02 | XA-000-09-004-012-009-006-01 |  21.9 | 1171.5
10:21:49:febtest:INFO:	10-03 | XA-000-09-004-012-008-006-12 |  21.9 | 1165.6
10:21:50:febtest:INFO:	05-04 | XA-000-09-004-012-008-007-12 |   9.3 | 1212.7
10:21:50:febtest:INFO:	12-05 | XA-000-09-004-012-007-007-08 |  34.6 | 1124.0
10:21:50:febtest:INFO:	07-06 | XA-000-09-004-012-009-004-01 |  18.7 | 1177.4
10:21:50:febtest:INFO:	14-07 | XA-000-09-004-012-010-007-15 |  18.7 | 1183.3
10:21:51:febtest:INFO:	Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
10:21:53:ST3_smx:INFO:	chip: 1-0 	 28.225000 C 	 1165.571835 mV
10:21:53:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:21:53:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:21:53:ST3_smx:INFO:		Electrons
10:21:53:ST3_smx:INFO:	# loops 0
10:21:55:ST3_smx:INFO:	# loops 1
10:21:57:ST3_smx:INFO:	# loops 2
10:21:58:ST3_smx:INFO:	# loops 3
10:22:00:ST3_smx:INFO:	# loops 4
10:22:01:ST3_smx:INFO:	Total # of broken channels: 0
10:22:01:ST3_smx:INFO:	List of broken channels: []
10:22:01:ST3_smx:INFO:	Total # of broken channels: 0
10:22:01:ST3_smx:INFO:	List of broken channels: []
10:22:03:ST3_smx:INFO:	chip: 8-1 	 44.073563 C 	 1112.140140 mV
10:22:03:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:03:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:03:ST3_smx:INFO:		Electrons
10:22:03:ST3_smx:INFO:	# loops 0
10:22:05:ST3_smx:INFO:	# loops 1
10:22:06:ST3_smx:INFO:	# loops 2
10:22:08:ST3_smx:INFO:	# loops 3
10:22:10:ST3_smx:INFO:	# loops 4
10:22:11:ST3_smx:INFO:	Total # of broken channels: 0
10:22:11:ST3_smx:INFO:	List of broken channels: []
10:22:11:ST3_smx:INFO:	Total # of broken channels: 0
10:22:11:ST3_smx:INFO:	List of broken channels: []
10:22:13:ST3_smx:INFO:	chip: 3-2 	 21.902970 C 	 1183.292940 mV
10:22:13:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:13:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:13:ST3_smx:INFO:		Electrons
10:22:13:ST3_smx:INFO:	# loops 0
10:22:14:ST3_smx:INFO:	# loops 1
10:22:16:ST3_smx:INFO:	# loops 2
10:22:18:ST3_smx:INFO:	# loops 3
10:22:19:ST3_smx:INFO:	# loops 4
10:22:21:ST3_smx:INFO:	Total # of broken channels: 0
10:22:21:ST3_smx:INFO:	List of broken channels: []
10:22:21:ST3_smx:INFO:	Total # of broken channels: 1
10:22:21:ST3_smx:INFO:	List of broken channels: [65]
10:22:22:ST3_smx:INFO:	chip: 10-3 	 25.062742 C 	 1183.292940 mV
10:22:23:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:23:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:23:ST3_smx:INFO:		Electrons
10:22:23:ST3_smx:INFO:	# loops 0
10:22:24:ST3_smx:INFO:	# loops 1
10:22:26:ST3_smx:INFO:	# loops 2
10:22:27:ST3_smx:INFO:	# loops 3
10:22:29:ST3_smx:INFO:	# loops 4
10:22:31:ST3_smx:INFO:	Total # of broken channels: 0
10:22:31:ST3_smx:INFO:	List of broken channels: []
10:22:31:ST3_smx:INFO:	Total # of broken channels: 0
10:22:31:ST3_smx:INFO:	List of broken channels: []
10:22:32:ST3_smx:INFO:	chip: 5-4 	 12.438562 C 	 1224.468235 mV
10:22:32:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:32:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:32:ST3_smx:INFO:		Electrons
10:22:32:ST3_smx:INFO:	# loops 0
10:22:34:ST3_smx:INFO:	# loops 1
10:22:36:ST3_smx:INFO:	# loops 2
10:22:37:ST3_smx:INFO:	# loops 3
10:22:39:ST3_smx:INFO:	# loops 4
10:22:41:ST3_smx:INFO:	Total # of broken channels: 0
10:22:41:ST3_smx:INFO:	List of broken channels: []
10:22:41:ST3_smx:INFO:	Total # of broken channels: 1
10:22:41:ST3_smx:INFO:	List of broken channels: [45]
10:22:43:ST3_smx:INFO:	chip: 12-5 	 34.556970 C 	 1135.937260 mV
10:22:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:43:ST3_smx:INFO:		Electrons
10:22:43:ST3_smx:INFO:	# loops 0
10:22:44:ST3_smx:INFO:	# loops 1
10:22:46:ST3_smx:INFO:	# loops 2
10:22:47:ST3_smx:INFO:	# loops 3
10:22:49:ST3_smx:INFO:	# loops 4
10:22:51:ST3_smx:INFO:	Total # of broken channels: 0
10:22:51:ST3_smx:INFO:	List of broken channels: []
10:22:51:ST3_smx:INFO:	Total # of broken channels: 0
10:22:51:ST3_smx:INFO:	List of broken channels: []
10:22:52:ST3_smx:INFO:	chip: 7-6 	 21.902970 C 	 1183.292940 mV
10:22:53:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:53:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:22:53:ST3_smx:INFO:		Electrons
10:22:53:ST3_smx:INFO:	# loops 0
10:22:54:ST3_smx:INFO:	# loops 1
10:22:56:ST3_smx:INFO:	# loops 2
10:22:57:ST3_smx:INFO:	# loops 3
10:22:59:ST3_smx:INFO:	# loops 4
10:23:00:ST3_smx:INFO:	Total # of broken channels: 0
10:23:00:ST3_smx:INFO:	List of broken channels: []
10:23:00:ST3_smx:INFO:	Total # of broken channels: 0
10:23:00:ST3_smx:INFO:	List of broken channels: []
10:23:02:ST3_smx:INFO:	chip: 14-7 	 21.902970 C 	 1189.190035 mV
10:23:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:23:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
10:23:02:ST3_smx:INFO:		Electrons
10:23:02:ST3_smx:INFO:	# loops 0
10:23:04:ST3_smx:INFO:	# loops 1
10:23:05:ST3_smx:INFO:	# loops 2
10:23:07:ST3_smx:INFO:	# loops 3
10:23:08:ST3_smx:INFO:	# loops 4
10:23:10:ST3_smx:INFO:	Total # of broken channels: 0
10:23:10:ST3_smx:INFO:	List of broken channels: []
10:23:10:ST3_smx:INFO:	Total # of broken channels: 0
10:23:10:ST3_smx:INFO:	List of broken channels: []
10:23:10:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:23:11:febtest:INFO:	01-00 | XA-000-09-004-012-007-004-08 |  31.4 | 1183.3
10:23:11:febtest:INFO:	08-01 | XA-000-09-004-012-007-006-08 |  44.1 | 1130.0
10:23:11:febtest:INFO:	03-02 | XA-000-09-004-012-009-006-01 |  25.1 | 1201.0
10:23:11:febtest:INFO:	10-03 | XA-000-09-004-012-008-006-12 |  25.1 | 1201.0
10:23:12:febtest:INFO:	05-04 | XA-000-09-004-012-008-007-12 |  15.6 | 1242.0
10:23:12:febtest:INFO:	12-05 | XA-000-09-004-012-007-007-08 |  37.7 | 1153.7
10:23:12:febtest:INFO:	07-06 | XA-000-09-004-012-009-004-01 |  21.9 | 1206.9
10:23:12:febtest:INFO:	14-07 | XA-000-09-004-012-010-007-15 |  25.1 | 1206.9
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Sensor
TEST_DATE : 24_11_28-10_21_17
OPERATOR  : Kerstin S.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 1280| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
AMP_MODE : STS
------------------------------------------------------------
SENSOR_NAME: 26304 | SIZE: 62x124 | GRADE: C
MODULE_NAME: M3DR2T4000124B2
LADDER_NAME: L3DR200012
------------------------------------------------------------
VI_before_Init : ['2.450', '1.3630', '1.849', '2.4600', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '2.0660', '1.850', '2.3760', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.9910', '1.850', '0.5278', '0.000', '0.0000', '0.000', '0.0000']