FEB_1489    27.08.25 13:51:50

Info
            13:51:50:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:51:50:ST3_Shared:INFO:	                       FEB-Microcable                       
13:51:50:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:51:50:febtest:INFO:	Testing FEB with SN 1489
==============================================OOO==============================================
13:51:52:smx_tester:INFO:	Scanning setup
13:51:52:elinks:INFO:	Disabling clock on downlink 0
13:51:52:elinks:INFO:	Disabling clock on downlink 1
13:51:52:elinks:INFO:	Disabling clock on downlink 2
13:51:52:elinks:INFO:	Disabling clock on downlink 3
13:51:52:elinks:INFO:	Disabling clock on downlink 4
13:51:52:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
13:51:52:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:51:52:elinks:INFO:	Disabling clock on downlink 0
13:51:52:elinks:INFO:	Disabling clock on downlink 1
13:51:52:elinks:INFO:	Disabling clock on downlink 2
13:51:52:elinks:INFO:	Disabling clock on downlink 3
13:51:52:elinks:INFO:	Disabling clock on downlink 4
13:51:52:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 0
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 1
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 2
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 3
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 4
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 5
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 6
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 7
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 8
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 9
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 10
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 11
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 12
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 13
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 14
13:51:52:setup_element:INFO:	SOS detected for group 0, downlink 1, uplink 15
13:51:52:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:51:52:elinks:INFO:	Disabling clock on downlink 0
13:51:52:elinks:INFO:	Disabling clock on downlink 1
13:51:52:elinks:INFO:	Disabling clock on downlink 2
13:51:52:elinks:INFO:	Disabling clock on downlink 3
13:51:52:elinks:INFO:	Disabling clock on downlink 4
13:51:52:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:51:52:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:51:52:elinks:INFO:	Disabling clock on downlink 0
13:51:52:elinks:INFO:	Disabling clock on downlink 1
13:51:52:elinks:INFO:	Disabling clock on downlink 2
13:51:52:elinks:INFO:	Disabling clock on downlink 3
13:51:52:elinks:INFO:	Disabling clock on downlink 4
13:51:52:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
13:51:52:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:51:52:elinks:INFO:	Disabling clock on downlink 0
13:51:52:elinks:INFO:	Disabling clock on downlink 1
13:51:52:elinks:INFO:	Disabling clock on downlink 2
13:51:52:elinks:INFO:	Disabling clock on downlink 3
13:51:52:elinks:INFO:	Disabling clock on downlink 4
13:51:52:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
13:51:52:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
13:51:52:setup_element:INFO:	Scanning clock phase
13:51:52:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:51:52:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
13:51:53:setup_element:INFO:	Clock phase scan results for group 0, downlink 1
13:51:53:setup_element:INFO:	Eye window for uplink 0 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
13:51:53:setup_element:INFO:	Eye window for uplink 1 : ______________________________________________________________________XXXXXXXX__
Clock Delay: 33
13:51:53:setup_element:INFO:	Eye window for uplink 2 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 3 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 4 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 5 : _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 6 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 7 : _______________________________________________________________________XXXXXXX__
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 8 : ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:51:53:setup_element:INFO:	Eye window for uplink 9 : ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:51:53:setup_element:INFO:	Eye window for uplink 10: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:51:53:setup_element:INFO:	Eye window for uplink 11: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:51:53:setup_element:INFO:	Eye window for uplink 12: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:51:53:setup_element:INFO:	Eye window for uplink 13: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:51:53:setup_element:INFO:	Eye window for uplink 14: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Eye window for uplink 15: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
13:51:53:setup_element:INFO:	Setting the clock phase to 33 for group 0, downlink 1
==============================================OOO==============================================
13:51:53:setup_element:INFO:	Scanning data phases
13:51:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:51:53:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
13:51:58:setup_element:INFO:	Data phase scan results for group 0, downlink 1
13:51:58:setup_element:INFO:	Eye window for uplink 0 : ______________XXXXXX____________________
Data delay found: 36
13:51:58:setup_element:INFO:	Eye window for uplink 1 : ____________XXXXXX______________________
Data delay found: 34
13:51:58:setup_element:INFO:	Eye window for uplink 2 : ____________XXXXX_______________________
Data delay found: 34
13:51:58:setup_element:INFO:	Eye window for uplink 3 : ____________XXXXXX______________________
Data delay found: 34
13:51:58:setup_element:INFO:	Eye window for uplink 4 : ____________XXXXX_______________________
Data delay found: 34
13:51:58:setup_element:INFO:	Eye window for uplink 5 : __________XXXXX_________________________
Data delay found: 32
13:51:58:setup_element:INFO:	Eye window for uplink 6 : ____XXXXX_______________________________
Data delay found: 26
13:51:58:setup_element:INFO:	Eye window for uplink 7 : __XXXXX_________________________________
Data delay found: 24
13:51:58:setup_element:INFO:	Eye window for uplink 8 : _____________________________XXXXX______
Data delay found: 11
13:51:58:setup_element:INFO:	Eye window for uplink 9 : ________________________________XXXXX___
Data delay found: 14
13:51:58:setup_element:INFO:	Eye window for uplink 10: X__________________________________XXXXX
Data delay found: 17
13:51:58:setup_element:INFO:	Eye window for uplink 11: XX__________________________________XXXX
Data delay found: 18
13:51:58:setup_element:INFO:	Eye window for uplink 12: __________________________________XXXXX_
Data delay found: 16
13:51:58:setup_element:INFO:	Eye window for uplink 13: __________________________________XXXXX_
Data delay found: 16
13:51:58:setup_element:INFO:	Eye window for uplink 14: X_________________________________XXXXXX
Data delay found: 17
13:51:58:setup_element:INFO:	Eye window for uplink 15: XX________________________________XXXXXX
Data delay found: 17
13:51:58:setup_element:INFO:	Setting the data phase to 36 for uplink 0
13:51:58:setup_element:INFO:	Setting the data phase to 34 for uplink 1
13:51:58:setup_element:INFO:	Setting the data phase to 34 for uplink 2
13:51:58:setup_element:INFO:	Setting the data phase to 34 for uplink 3
13:51:58:setup_element:INFO:	Setting the data phase to 34 for uplink 4
13:51:58:setup_element:INFO:	Setting the data phase to 32 for uplink 5
13:51:58:setup_element:INFO:	Setting the data phase to 26 for uplink 6
13:51:58:setup_element:INFO:	Setting the data phase to 24 for uplink 7
13:51:58:setup_element:INFO:	Setting the data phase to 11 for uplink 8
13:51:58:setup_element:INFO:	Setting the data phase to 14 for uplink 9
13:51:58:setup_element:INFO:	Setting the data phase to 17 for uplink 10
13:51:58:setup_element:INFO:	Setting the data phase to 18 for uplink 11
13:51:58:setup_element:INFO:	Setting the data phase to 16 for uplink 12
13:51:58:setup_element:INFO:	Setting the data phase to 16 for uplink 13
13:51:58:setup_element:INFO:	Setting the data phase to 17 for uplink 14
13:51:58:setup_element:INFO:	Setting the data phase to 17 for uplink 15
==============================================OOO==============================================
13:51:58:setup_element:INFO:	Beginning SMX ASICs map scan
13:51:58:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:51:58:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
13:51:58:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
13:51:58:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
13:51:58:uplink:INFO:	Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
13:51:58:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 1
13:51:58:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 0
13:51:59:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 8
13:51:59:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 9
13:51:59:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 3
13:51:59:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 2
13:51:59:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 10
13:51:59:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 11
13:51:59:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 5
13:51:59:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 4
13:51:59:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 12
13:51:59:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 13
13:51:59:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 7
13:51:59:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 6
13:52:00:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 14
13:52:00:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 15
13:52:01:ST3_emu:INFO:	
Setup Element:
  Group: 0
  Downlink: 1
  Uplinks: [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
  ASICs Map:
    ASIC address 0x0: (ASIC uplink, uplink): (0, 1), (1, 0)
    ASIC address 0x1: (ASIC uplink, uplink): (0, 8), (1, 9)
    ASIC address 0x2: (ASIC uplink, uplink): (0, 3), (1, 2)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 10), (1, 11)
    ASIC address 0x4: (ASIC uplink, uplink): (0, 5), (1, 4)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 12), (1, 13)
    ASIC address 0x6: (ASIC uplink, uplink): (0, 7), (1, 6)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 14), (1, 15)
  Clock Phase Characteristic:
    Optimal Phase: 33
    Window Length: 69
    Eye Windows:
      Uplink  0: ______________________________________________________________________XXXXXXXX__
      Uplink  1: ______________________________________________________________________XXXXXXXX__
      Uplink  2: _______________________________________________________________________XXXXXXXX_
      Uplink  3: _______________________________________________________________________XXXXXXXX_
      Uplink  4: _______________________________________________________________________XXXXXXXX_
      Uplink  5: _______________________________________________________________________XXXXXXXX_
      Uplink  6: _______________________________________________________________________XXXXXXX__
      Uplink  7: _______________________________________________________________________XXXXXXX__
      Uplink  8: ____________________________________________________________________XXXXXXXX____
      Uplink  9: ____________________________________________________________________XXXXXXXX____
      Uplink 10: _____________________________________________________________________XXXXXXXX___
      Uplink 11: _____________________________________________________________________XXXXXXXX___
      Uplink 12: _____________________________________________________________________XXXXXXXX___
      Uplink 13: _____________________________________________________________________XXXXXXXX___
      Uplink 14: ______________________________________________________________________XXXXXXXXX_
      Uplink 15: ______________________________________________________________________XXXXXXXXX_
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 36
      Window Length: 34
      Eye Window: ______________XXXXXX____________________
    Uplink 1:
      Optimal Phase: 34
      Window Length: 34
      Eye Window: ____________XXXXXX______________________
    Uplink 2:
      Optimal Phase: 34
      Window Length: 35
      Eye Window: ____________XXXXX_______________________
    Uplink 3:
      Optimal Phase: 34
      Window Length: 34
      Eye Window: ____________XXXXXX______________________
    Uplink 4:
      Optimal Phase: 34
      Window Length: 35
      Eye Window: ____________XXXXX_______________________
    Uplink 5:
      Optimal Phase: 32
      Window Length: 35
      Eye Window: __________XXXXX_________________________
    Uplink 6:
      Optimal Phase: 26
      Window Length: 35
      Eye Window: ____XXXXX_______________________________
    Uplink 7:
      Optimal Phase: 24
      Window Length: 35
      Eye Window: __XXXXX_________________________________
    Uplink 8:
      Optimal Phase: 11
      Window Length: 35
      Eye Window: _____________________________XXXXX______
    Uplink 9:
      Optimal Phase: 14
      Window Length: 35
      Eye Window: ________________________________XXXXX___
    Uplink 10:
      Optimal Phase: 17
      Window Length: 34
      Eye Window: X__________________________________XXXXX
    Uplink 11:
      Optimal Phase: 18
      Window Length: 34
      Eye Window: XX__________________________________XXXX
    Uplink 12:
      Optimal Phase: 16
      Window Length: 35
      Eye Window: __________________________________XXXXX_
    Uplink 13:
      Optimal Phase: 16
      Window Length: 35
      Eye Window: __________________________________XXXXX_
    Uplink 14:
      Optimal Phase: 17
      Window Length: 33
      Eye Window: X_________________________________XXXXXX
    Uplink 15:
      Optimal Phase: 17
      Window Length: 32
      Eye Window: XX________________________________XXXXXX

==============================================OOO==============================================
13:52:01:setup_element:INFO:	Performing Elink synchronization
13:52:01:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:52:01:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [1]
13:52:01:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [1]
13:52:01:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [1]
==============================================OOO==============================================
13:52:01:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 1
13:52:01:uplink:INFO:	Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 0   | [0]  |   1   |  0  |   [1]   |    2    | [(0, 1), (1, 0)]
 1   | [0]  |   1   |  0  |   [8]   |    2    | [(0, 8), (1, 9)]
 2   | [0]  |   1   |  0  |   [3]   |    2    | [(0, 3), (1, 2)]
 3   | [0]  |   1   |  0  |  [10]   |    2    | [(0, 10), (1, 11)]
 4   | [0]  |   1   |  0  |   [5]   |    2    | [(0, 5), (1, 4)]
 5   | [0]  |   1   |  0  |  [12]   |    2    | [(0, 12), (1, 13)]
 6   | [0]  |   1   |  0  |   [7]   |    2    | [(0, 7), (1, 6)]
 7   | [0]  |   1   |  0  |  [14]   |    2    | [(0, 14), (1, 15)]
|_________________________________________________________________________|
13:52:01:ST3_emu_feb:DEBUG:	Chip address:  	0x0
13:52:01:ST3_emu_feb:DEBUG:	Chip address:  	0x1
13:52:01:ST3_emu_feb:DEBUG:	Chip address:  	0x2
13:52:02:ST3_emu_feb:DEBUG:	Chip address:  	0x3
13:52:02:ST3_emu_feb:DEBUG:	Chip address:  	0x4
13:52:02:ST3_emu_feb:DEBUG:	Chip address:  	0x5
13:52:02:ST3_emu_feb:DEBUG:	Chip address:  	0x6
13:52:02:ST3_emu_feb:DEBUG:	Chip address:  	0x7
13:52:02:febtest:INFO:	Init all SMX (CSA): 1
13:52:15:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:52:15:febtest:INFO:	01-00 | XA-000-09-004-043-011-023-08 |  37.7 | 1189.2
13:52:15:febtest:INFO:	08-01 | XA-000-09-004-043-008-024-06 |  40.9 | 1183.3
13:52:16:febtest:INFO:	03-02 | XA-000-09-004-043-005-022-01 |  31.4 | 1212.7
13:52:16:febtest:INFO:	10-03 | XA-000-09-004-043-005-023-01 |  34.6 | 1212.7
13:52:16:febtest:INFO:	05-04 | XA-000-09-004-043-005-025-01 |  40.9 | 1177.4
13:52:16:febtest:INFO:	12-05 | XA-000-09-004-043-008-023-06 |  34.6 | 1195.1
13:52:17:febtest:INFO:	07-06 | XA-000-09-004-043-014-023-03 |  21.9 | 1236.2
13:52:17:febtest:INFO:	14-07 | XA-000-09-004-043-008-025-06 |  31.4 | 1212.7
13:52:18:febtest:INFO:	Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
13:52:20:ST3_smx:INFO:	chip: 1-0 	 37.726682 C 	 1189.190035 mV
13:52:20:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:20:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:20:ST3_smx:INFO:		Electrons
13:52:30:ST3_smx:INFO:	Total # of broken channels: 5
13:52:30:ST3_smx:INFO:	List of broken channels: [9, 11, 49, 81, 102]
13:52:30:ST3_smx:INFO:	Total # of broken channels: 7
13:52:30:ST3_smx:INFO:	List of broken channels: [38, 40, 46, 48, 74, 92, 108]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:52:32:ST3_smx:INFO:	chip: 8-1 	 40.898880 C 	 1183.292940 mV
13:52:32:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:32:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:32:ST3_smx:INFO:		Electrons
13:52:43:ST3_smx:INFO:	Total # of broken channels: 8
13:52:43:ST3_smx:INFO:	List of broken channels: [6, 22, 31, 63, 66, 69, 78, 112]
13:52:43:ST3_smx:INFO:	Total # of broken channels: 55
13:52:43:ST3_smx:INFO:	List of broken channels: [14, 16, 18, 20, 22, 24, 26, 28, 30, 32, 34, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 66, 68, 70, 72, 74, 76, 78, 80, 82, 84, 86, 88, 90, 92, 94, 96, 98, 100, 102, 104, 106, 108, 110, 112, 114, 116, 118, 120, 122]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:52:45:ST3_smx:INFO:	chip: 3-2 	 31.389742 C 	 1212.728715 mV
13:52:45:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:45:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:45:ST3_smx:INFO:		Electrons
13:52:55:ST3_smx:INFO:	Total # of broken channels: 5
13:52:55:ST3_smx:INFO:	List of broken channels: [17, 72, 85, 111, 112]
13:52:55:ST3_smx:INFO:	Total # of broken channels: 50
13:52:56:ST3_smx:INFO:	List of broken channels: [14, 16, 18, 20, 22, 26, 28, 30, 32, 34, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 66, 68, 72, 74, 76, 78, 80, 82, 84, 86, 88, 92, 96, 98, 100, 102, 104, 106, 108, 110, 112, 114, 116, 118, 120]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:52:57:ST3_smx:INFO:	chip: 10-3 	 34.556970 C 	 1212.728715 mV
13:52:57:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:57:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:52:57:ST3_smx:INFO:		Electrons
13:53:08:ST3_smx:INFO:	Total # of broken channels: 3
13:53:08:ST3_smx:INFO:	List of broken channels: [86, 117, 124]
13:53:08:ST3_smx:INFO:	Total # of broken channels: 59
13:53:08:ST3_smx:INFO:	List of broken channels: [4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 26, 28, 30, 32, 34, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 66, 68, 70, 72, 74, 76, 78, 80, 82, 84, 86, 88, 90, 92, 94, 96, 98, 100, 102, 104, 106, 108, 110, 112, 114, 116, 118, 120]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:53:10:ST3_smx:INFO:	chip: 5-4 	 40.898880 C 	 1177.390875 mV
13:53:10:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:10:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:10:ST3_smx:INFO:		Electrons
13:53:20:ST3_smx:INFO:	Total # of broken channels: 2
13:53:20:ST3_smx:INFO:	List of broken channels: [35, 88]
13:53:20:ST3_smx:INFO:	Total # of broken channels: 32
13:53:20:ST3_smx:INFO:	List of broken channels: [14, 16, 26, 30, 32, 44, 46, 48, 50, 54, 62, 64, 66, 70, 72, 76, 78, 82, 84, 86, 88, 90, 92, 94, 96, 98, 100, 104, 108, 110, 116, 118]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:53:22:ST3_smx:INFO:	chip: 12-5 	 37.726682 C 	 1200.969315 mV
13:53:22:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:22:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:22:ST3_smx:INFO:		Electrons
13:53:33:ST3_smx:INFO:	Total # of broken channels: 7
13:53:33:ST3_smx:INFO:	List of broken channels: [22, 43, 57, 89, 115, 119, 123]
13:53:33:ST3_smx:INFO:	Total # of broken channels: 48
13:53:33:ST3_smx:INFO:	List of broken channels: [4, 6, 10, 12, 14, 16, 18, 20, 22, 24, 26, 28, 30, 32, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 66, 68, 70, 72, 74, 76, 78, 80, 82, 84, 86, 88, 90, 92, 94, 96, 98, 100, 106]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:53:35:ST3_smx:INFO:	chip: 7-6 	 21.902970 C 	 1236.187875 mV
13:53:35:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:35:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:35:ST3_smx:INFO:		Electrons
13:53:46:ST3_smx:INFO:	Total # of broken channels: 7
13:53:46:ST3_smx:INFO:	List of broken channels: [7, 24, 36, 39, 63, 78, 93]
13:53:46:ST3_smx:INFO:	Total # of broken channels: 18
13:53:46:ST3_smx:INFO:	List of broken channels: [48, 50, 54, 72, 74, 80, 86, 90, 92, 96, 100, 102, 104, 106, 110, 114, 118, 120]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:53:47:ST3_smx:INFO:	chip: 14-7 	 31.389742 C 	 1206.851500 mV
13:53:47:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:47:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:53:47:ST3_smx:INFO:		Electrons
13:53:58:ST3_smx:INFO:	Total # of broken channels: 8
13:53:58:ST3_smx:INFO:	List of broken channels: [18, 34, 51, 68, 86, 103, 110, 124]
13:53:58:ST3_smx:INFO:	Total # of broken channels: 59
13:53:58:ST3_smx:INFO:	List of broken channels: [6, 8, 10, 12, 14, 16, 18, 20, 22, 24, 26, 28, 30, 32, 34, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58, 60, 62, 64, 66, 68, 70, 72, 74, 76, 78, 80, 82, 84, 86, 88, 90, 92, 94, 96, 98, 100, 102, 104, 106, 108, 110, 112, 114, 116, 118, 120, 122]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:53:58:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:53:59:febtest:INFO:	01-00 | XA-000-09-004-043-011-023-08 |  37.7 | 1195.1
13:53:59:febtest:INFO:	08-01 | XA-000-09-004-043-008-024-06 |  40.9 | 1183.3
13:53:59:febtest:INFO:	03-02 | XA-000-09-004-043-005-022-01 |  34.6 | 1212.7
13:53:59:febtest:INFO:	10-03 | XA-000-09-004-043-005-023-01 |  34.6 | 1212.7
13:53:59:febtest:INFO:	05-04 | XA-000-09-004-043-005-025-01 |  40.9 | 1183.3
13:54:00:febtest:INFO:	12-05 | XA-000-09-004-043-008-023-06 |  37.7 | 1195.1
13:54:00:febtest:INFO:	07-06 | XA-000-09-004-043-014-023-03 |  21.9 | 1236.2
13:54:00:febtest:INFO:	14-07 | XA-000-09-004-043-008-025-06 |  34.6 | 1212.7
{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 5, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 5, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 5, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 25_08_27-13_51_50
OPERATOR  : Oleksandr S.; Robert V.; Irakli K.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 1489| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
AMP_MODE : STS
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.449', '1.4760', '1.849', '2.1980', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '1.9650', '1.850', '0.3217', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.9900', '1.850', '0.2416', '0.000', '0.0000', '0.000', '0.0000']