
FEB_2004 13.07.23 13:43:43
TextEdit.txt
13:43:30:ST3_hmp4040:INFO: ROHDE&SCHWARZ,HMP4040,106569,HW50020003/SW2.62 13:43:37:ST3_Shared:INFO: Listo of operators:Irakli K.; 13:43:41:febtest:INFO: FEB8.2 selected 13:43:41:smx_tester:INFO: Setting Elink clock mode to 160 MHz 13:43:43:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 13:43:43:ST3_Shared:INFO: --------------------------FEB-ASIC-------------------------- 13:43:43:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 13:43:44:febtest:INFO: Tsting FEB with SN 2004 13:43:47:smx_tester:INFO: Scanning setup 13:43:47:elinks:INFO: Disabling clock on downlink 0 13:43:47:elinks:INFO: Disabling clock on downlink 1 13:43:47:elinks:INFO: Disabling clock on downlink 2 13:43:47:elinks:INFO: Disabling clock on downlink 3 13:43:47:elinks:INFO: Disabling clock on downlink 4 13:43:47:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 13:43:47:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:43:47:elinks:INFO: Disabling clock on downlink 0 13:43:47:elinks:INFO: Disabling clock on downlink 1 13:43:47:elinks:INFO: Disabling clock on downlink 2 13:43:47:elinks:INFO: Disabling clock on downlink 3 13:43:47:elinks:INFO: Disabling clock on downlink 4 13:43:47:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 13:43:47:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:43:47:elinks:INFO: Disabling clock on downlink 0 13:43:47:elinks:INFO: Disabling clock on downlink 1 13:43:47:elinks:INFO: Disabling clock on downlink 2 13:43:47:elinks:INFO: Disabling clock on downlink 3 13:43:47:elinks:INFO: Disabling clock on downlink 4 13:43:47:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 13:43:47:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 13:43:47:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:43:47:elinks:INFO: Disabling clock on downlink 0 13:43:47:elinks:INFO: Disabling clock on downlink 1 13:43:47:elinks:INFO: Disabling clock on downlink 2 13:43:47:elinks:INFO: Disabling clock on downlink 3 13:43:47:elinks:INFO: Disabling clock on downlink 4 13:43:47:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 13:43:47:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:43:47:elinks:INFO: Disabling clock on downlink 0 13:43:47:elinks:INFO: Disabling clock on downlink 1 13:43:47:elinks:INFO: Disabling clock on downlink 2 13:43:47:elinks:INFO: Disabling clock on downlink 3 13:43:47:elinks:INFO: Disabling clock on downlink 4 13:43:47:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 13:43:47:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:43:47:setup_element:INFO: Scanning clock phase 13:43:47:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:43:47:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:43:48:setup_element:INFO: Clock phase scan results for group 0, downlink 2 13:43:48:setup_element:INFO: Eye window for uplink 16: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 17: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 18: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 19: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 20: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 21: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 22: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 23: _______________________________________________________________________XXXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 24: _______________________________________________________________________XXXXXXXX_ Clock Delay: 34 13:43:48:setup_element:INFO: Eye window for uplink 25: _______________________________________________________________________XXXXXXXX_ Clock Delay: 34 13:43:48:setup_element:INFO: Eye window for uplink 26: _______________________________________________________________________XXXXXXXX_ Clock Delay: 34 13:43:48:setup_element:INFO: Eye window for uplink 27: _______________________________________________________________________XXXXXXXX_ Clock Delay: 34 13:43:48:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________XXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________XXXXXXXX Clock Delay: 35 13:43:48:setup_element:INFO: Eye window for uplink 30: X_______________________________________________________________________XXXXXXXX Clock Delay: 36 13:43:48:setup_element:INFO: Eye window for uplink 31: X_______________________________________________________________________XXXXXXXX Clock Delay: 36 13:43:48:setup_element:INFO: Setting the clock phase to 35 for group 0, downlink 2 13:43:48:setup_element:INFO: Scanning data phases 13:43:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:43:48:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:43:53:setup_element:INFO: Data phase scan results for group 0, downlink 2 13:43:53:setup_element:INFO: Eye window for uplink 16: X____________________________________XXX Data delay found: 18 13:43:53:setup_element:INFO: Eye window for uplink 17: _________________________________XXXX___ Data delay found: 14 13:43:53:setup_element:INFO: Eye window for uplink 18: XX_________________________________XXXXX Data delay found: 18 13:43:53:setup_element:INFO: Eye window for uplink 19: _________________________________XXXXX__ Data delay found: 15 13:43:53:setup_element:INFO: Eye window for uplink 20: XX___________________________________XXX Data delay found: 19 13:43:53:setup_element:INFO: Eye window for uplink 21: X___________________________________XXXX Data delay found: 18 13:43:53:setup_element:INFO: Eye window for uplink 22: XX_________________________________XXXXX Data delay found: 18 13:43:53:setup_element:INFO: Eye window for uplink 23: _________________________________XXXXXX_ Data delay found: 15 13:43:53:setup_element:INFO: Eye window for uplink 24: _____XXXXX______________________________ Data delay found: 27 13:43:53:setup_element:INFO: Eye window for uplink 25: ________XXXXX___________________________ Data delay found: 30 13:43:53:setup_element:INFO: Eye window for uplink 26: _______XXXXX____________________________ Data delay found: 29 13:43:53:setup_element:INFO: Eye window for uplink 27: __________XXXXXX________________________ Data delay found: 32 13:43:53:setup_element:INFO: Eye window for uplink 28: ____________XXXXX_______________________ Data delay found: 34 13:43:53:setup_element:INFO: Eye window for uplink 29: _____________XXXXXX_____________________ Data delay found: 35 13:43:53:setup_element:INFO: Eye window for uplink 30: _______________XXXXXX___________________ Data delay found: 37 13:43:53:setup_element:INFO: Eye window for uplink 31: ______________XXXXX_____________________ Data delay found: 36 13:43:53:setup_element:INFO: Setting the data phase to 18 for uplink 16 13:43:53:setup_element:INFO: Setting the data phase to 14 for uplink 17 13:43:53:setup_element:INFO: Setting the data phase to 18 for uplink 18 13:43:53:setup_element:INFO: Setting the data phase to 15 for uplink 19 13:43:53:setup_element:INFO: Setting the data phase to 19 for uplink 20 13:43:53:setup_element:INFO: Setting the data phase to 18 for uplink 21 13:43:53:setup_element:INFO: Setting the data phase to 18 for uplink 22 13:43:53:setup_element:INFO: Setting the data phase to 15 for uplink 23 13:43:53:setup_element:INFO: Setting the data phase to 27 for uplink 24 13:43:53:setup_element:INFO: Setting the data phase to 30 for uplink 25 13:43:53:setup_element:INFO: Setting the data phase to 29 for uplink 26 13:43:53:setup_element:INFO: Setting the data phase to 32 for uplink 27 13:43:53:setup_element:INFO: Setting the data phase to 34 for uplink 28 13:43:53:setup_element:INFO: Setting the data phase to 35 for uplink 29 13:43:53:setup_element:INFO: Setting the data phase to 37 for uplink 30 13:43:53:setup_element:INFO: Setting the data phase to 36 for uplink 31 13:43:53:ST3_emu:ERROR: [ Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: None Clock Phase Characteristic: Optimal Phase: 35 Window Length: 70 Eye Windows: Uplink 16: _______________________________________________________________________XXXXXXXXX Uplink 17: _______________________________________________________________________XXXXXXXXX Uplink 18: _______________________________________________________________________XXXXXXXXX Uplink 19: _______________________________________________________________________XXXXXXXXX Uplink 20: _______________________________________________________________________XXXXXXXXX Uplink 21: _______________________________________________________________________XXXXXXXXX Uplink 22: _______________________________________________________________________XXXXXXXXX Uplink 23: _______________________________________________________________________XXXXXXXXX Uplink 24: _______________________________________________________________________XXXXXXXX_ Uplink 25: _______________________________________________________________________XXXXXXXX_ Uplink 26: _______________________________________________________________________XXXXXXXX_ Uplink 27: _______________________________________________________________________XXXXXXXX_ Uplink 28: ________________________________________________________________________XXXXXXXX Uplink 29: ________________________________________________________________________XXXXXXXX Uplink 30: X_______________________________________________________________________XXXXXXXX Uplink 31: X_______________________________________________________________________XXXXXXXX Data phase characteristics: Uplink 16: Optimal Phase: 18 Window Length: 36 Eye Window: X____________________________________XXX Uplink 17: Optimal Phase: 14 Window Length: 36 Eye Window: _________________________________XXXX___ Uplink 18: Optimal Phase: 18 Window Length: 33 Eye Window: XX_________________________________XXXXX Uplink 19: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 20: Optimal Phase: 19 Window Length: 35 Eye Window: XX___________________________________XXX Uplink 21: Optimal Phase: 18 Window Length: 35 Eye Window: X___________________________________XXXX Uplink 22: Optimal Phase: 18 Window Length: 33 Eye Window: XX_________________________________XXXXX Uplink 23: Optimal Phase: 15 Window Length: 34 Eye Window: _________________________________XXXXXX_ Uplink 24: Optimal Phase: 27 Window Length: 35 Eye Window: _____XXXXX______________________________ Uplink 25: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 26: Optimal Phase: 29 Window Length: 35 Eye Window: _______XXXXX____________________________ Uplink 27: Optimal Phase: 32 Window Length: 34 Eye Window: __________XXXXXX________________________ Uplink 28: Optimal Phase: 34 Window Length: 35 Eye Window: ____________XXXXX_______________________ Uplink 29: Optimal Phase: 35 Window Length: 34 Eye Window: _____________XXXXXX_____________________ Uplink 30: Optimal Phase: 37 Window Length: 34 Eye Window: _______________XXXXXX___________________ Uplink 31: Optimal Phase: 36 Window Length: 35 Eye Window: ______________XXXXX_____________________ ] 13:43:53:setup_element:INFO: Beginning SMX ASICs map scan 13:43:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:43:53:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:43:53:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 13:43:53:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 13:43:53:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 13:43:53:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 13:43:54:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 13:43:54:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 13:43:54:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 13:43:54:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 13:43:54:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 13:43:54:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 13:43:54:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 13:43:54:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 13:43:54:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 13:43:54:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 13:43:54:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 13:43:55:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 13:43:55:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 13:43:55:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 13:43:55:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 13:43:56:ST3_emu:ERROR: Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22) ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31) ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20) ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29) ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18) ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27) ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16) ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25) Clock Phase Characteristic: Optimal Phase: 35 Window Length: 70 Eye Windows: Uplink 16: _______________________________________________________________________XXXXXXXXX Uplink 17: _______________________________________________________________________XXXXXXXXX Uplink 18: _______________________________________________________________________XXXXXXXXX Uplink 19: _______________________________________________________________________XXXXXXXXX Uplink 20: _______________________________________________________________________XXXXXXXXX Uplink 21: _______________________________________________________________________XXXXXXXXX Uplink 22: _______________________________________________________________________XXXXXXXXX Uplink 23: _______________________________________________________________________XXXXXXXXX Uplink 24: _______________________________________________________________________XXXXXXXX_ Uplink 25: _______________________________________________________________________XXXXXXXX_ Uplink 26: _______________________________________________________________________XXXXXXXX_ Uplink 27: _______________________________________________________________________XXXXXXXX_ Uplink 28: ________________________________________________________________________XXXXXXXX Uplink 29: ________________________________________________________________________XXXXXXXX Uplink 30: X_______________________________________________________________________XXXXXXXX Uplink 31: X_______________________________________________________________________XXXXXXXX Data phase characteristics: Uplink 16: Optimal Phase: 18 Window Length: 36 Eye Window: X____________________________________XXX Uplink 17: Optimal Phase: 14 Window Length: 36 Eye Window: _________________________________XXXX___ Uplink 18: Optimal Phase: 18 Window Length: 33 Eye Window: XX_________________________________XXXXX Uplink 19: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 20: Optimal Phase: 19 Window Length: 35 Eye Window: XX___________________________________XXX Uplink 21: Optimal Phase: 18 Window Length: 35 Eye Window: X___________________________________XXXX Uplink 22: Optimal Phase: 18 Window Length: 33 Eye Window: XX_________________________________XXXXX Uplink 23: Optimal Phase: 15 Window Length: 34 Eye Window: _________________________________XXXXXX_ Uplink 24: Optimal Phase: 27 Window Length: 35 Eye Window: _____XXXXX______________________________ Uplink 25: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 26: Optimal Phase: 29 Window Length: 35 Eye Window: _______XXXXX____________________________ Uplink 27: Optimal Phase: 32 Window Length: 34 Eye Window: __________XXXXXX________________________ Uplink 28: Optimal Phase: 34 Window Length: 35 Eye Window: ____________XXXXX_______________________ Uplink 29: Optimal Phase: 35 Window Length: 34 Eye Window: _____________XXXXXX_____________________ Uplink 30: Optimal Phase: 37 Window Length: 34 Eye Window: _______________XXXXXX___________________ Uplink 31: Optimal Phase: 36 Window Length: 35 Eye Window: ______________XXXXX_____________________ 13:43:56:setup_element:INFO: Performing Elink synchronization 13:43:56:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:43:56:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:43:56:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 13:43:56:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 13:43:56:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 13:43:56:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 13:43:56:ST3_emu:INFO: Number of chips: 8 13:43:56:ST3_emu:INFO: Chip address: 0x0 13:43:56:ST3_emu:INFO: Chip address: 0x1 13:43:56:ST3_emu:INFO: Chip address: 0x2 13:43:56:ST3_emu:INFO: Chip address: 0x3 13:43:56:ST3_emu:INFO: Chip address: 0x4 13:43:56:ST3_emu:INFO: Chip address: 0x5 13:43:56:ST3_emu:INFO: Chip address: 0x6 13:43:56:ST3_emu:INFO: Chip address: 0x7 13:43:58:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:43:58:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 28.2 | 1230.3 13:43:59:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 37.7 | 1195.1 13:43:59:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 28.2 | 1224.5 13:43:59:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 34.6 | 1206.9 13:43:59:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 31.4 | 1230.3 13:44:00:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 18.7 | 1259.6 13:44:00:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 34.6 | 1206.9 13:44:00:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 34.6 | 1224.5 13:44:00:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:44:04:ST3_smx:INFO: chip: 0-0 37.726682 C 1189.190035 mV 13:44:04:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:44:04:ST3_smx:INFO: Electrons 13:44:04:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:06:ST3_smx:INFO: ----> Checking Analog response 13:44:06:ST3_smx:INFO: ----> Checking broken channels 13:44:07:ST3_smx:INFO: Total # broken ch: 0 13:44:07:ST3_smx:INFO: List FAST: [] 13:44:07:ST3_smx:INFO: List SLOW: [] 13:44:07:ST3_smx:INFO: Holes 13:44:07:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:09:ST3_smx:INFO: ----> Checking Analog response 13:44:09:ST3_smx:INFO: ----> Checking broken channels 13:44:09:ST3_smx:INFO: Total # broken ch: 0 13:44:09:ST3_smx:INFO: List FAST: [] 13:44:09:ST3_smx:INFO: List SLOW: [] 13:44:09:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:44:09:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 40.9 | 1189.2 13:44:09:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 40.9 | 1195.1 13:44:10:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 31.4 | 1218.6 13:44:10:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 37.7 | 1206.9 13:44:10:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 34.6 | 1230.3 13:44:10:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 21.9 | 1259.6 13:44:11:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 37.7 | 1201.0 13:44:11:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 34.6 | 1224.5 13:44:12:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:44:16:ST3_smx:INFO: chip: 0-1 56.797143 C 1124.048640 mV 13:44:16:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:44:16:ST3_smx:INFO: Electrons 13:44:16:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:18:ST3_smx:INFO: ----> Checking Analog response 13:44:18:ST3_smx:INFO: ----> Checking broken channels 13:44:18:ST3_smx:INFO: Total # broken ch: 0 13:44:18:ST3_smx:INFO: List FAST: [] 13:44:18:ST3_smx:INFO: List SLOW: [] 13:44:18:ST3_smx:INFO: Holes 13:44:18:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:20:ST3_smx:INFO: ----> Checking Analog response 13:44:20:ST3_smx:INFO: ----> Checking broken channels 13:44:21:ST3_smx:INFO: Total # broken ch: 0 13:44:21:ST3_smx:INFO: List FAST: [] 13:44:21:ST3_smx:INFO: List SLOW: [] 13:44:21:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:44:21:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 44.1 | 1183.3 13:44:21:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 60.0 | 1118.1 13:44:21:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 34.6 | 1218.6 13:44:22:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 40.9 | 1201.0 13:44:22:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 34.6 | 1230.3 13:44:22:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 25.1 | 1253.7 13:44:22:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 40.9 | 1201.0 13:44:22:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 37.7 | 1218.6 13:44:24:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:44:28:ST3_smx:INFO: chip: 0-2 40.898880 C 1183.292940 mV 13:44:28:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:44:28:ST3_smx:INFO: Electrons 13:44:28:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:30:ST3_smx:INFO: ----> Checking Analog response 13:44:30:ST3_smx:INFO: ----> Checking broken channels 13:44:30:ST3_smx:INFO: Total # broken ch: 0 13:44:30:ST3_smx:INFO: List FAST: [] 13:44:30:ST3_smx:INFO: List SLOW: [] 13:44:30:ST3_smx:INFO: Holes 13:44:30:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:32:ST3_smx:INFO: ----> Checking Analog response 13:44:32:ST3_smx:INFO: ----> Checking broken channels 13:44:32:ST3_smx:INFO: Total # broken ch: 0 13:44:32:ST3_smx:INFO: List FAST: [] 13:44:32:ST3_smx:INFO: List SLOW: [] 13:44:32:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:44:33:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 47.3 | 1183.3 13:44:33:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 63.2 | 1118.1 13:44:33:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 44.1 | 1183.3 13:44:33:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 44.1 | 1201.0 13:44:34:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 37.7 | 1236.2 13:44:34:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 28.2 | 1253.7 13:44:34:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 44.1 | 1201.0 13:44:34:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 40.9 | 1218.6 13:44:35:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:44:39:ST3_smx:INFO: chip: 0-3 53.612520 C 1159.654860 mV 13:44:39:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:44:39:ST3_smx:INFO: Electrons 13:44:39:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:41:ST3_smx:INFO: ----> Checking Analog response 13:44:41:ST3_smx:INFO: ----> Checking broken channels 13:44:42:ST3_smx:INFO: Total # broken ch: 0 13:44:42:ST3_smx:INFO: List FAST: [] 13:44:42:ST3_smx:INFO: List SLOW: [] 13:44:42:ST3_smx:INFO: Holes 13:44:42:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:44:ST3_smx:INFO: ----> Checking Analog response 13:44:44:ST3_smx:INFO: ----> Checking broken channels 13:44:44:ST3_smx:INFO: Total # broken ch: 0 13:44:44:ST3_smx:INFO: List FAST: [] 13:44:44:ST3_smx:INFO: List SLOW: [] 13:44:44:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:44:44:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 50.4 | 1177.4 13:44:45:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 66.4 | 1118.1 13:44:45:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 47.3 | 1183.3 13:44:45:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 56.8 | 1153.7 13:44:45:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 40.9 | 1242.0 13:44:45:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 31.4 | 1253.7 13:44:46:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 47.3 | 1201.0 13:44:46:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 44.1 | 1218.6 13:44:47:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:44:51:ST3_smx:INFO: chip: 0-4 50.430383 C 1200.969315 mV 13:44:51:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:44:51:ST3_smx:INFO: Electrons 13:44:51:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:53:ST3_smx:INFO: ----> Checking Analog response 13:44:53:ST3_smx:INFO: ----> Checking broken channels 13:44:53:ST3_smx:INFO: Total # broken ch: 0 13:44:53:ST3_smx:INFO: List FAST: [] 13:44:53:ST3_smx:INFO: List SLOW: [] 13:44:53:ST3_smx:INFO: Holes 13:44:53:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:44:56:ST3_smx:INFO: ----> Checking Analog response 13:44:56:ST3_smx:INFO: ----> Checking broken channels 13:44:56:ST3_smx:INFO: Total # broken ch: 0 13:44:56:ST3_smx:INFO: List FAST: [] 13:44:56:ST3_smx:INFO: List SLOW: [] 13:44:56:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:44:56:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 53.6 | 1177.4 13:44:56:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 69.6 | 1118.1 13:44:56:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 50.4 | 1177.4 13:44:57:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 60.0 | 1159.7 13:44:57:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 50.4 | 1201.0 13:44:57:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 34.6 | 1253.7 13:44:57:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 47.3 | 1195.1 13:44:58:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 47.3 | 1218.6 13:44:59:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:45:03:ST3_smx:INFO: chip: 0-5 50.430383 C 1183.292940 mV 13:45:03:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:45:03:ST3_smx:INFO: Electrons 13:45:03:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:05:ST3_smx:INFO: ----> Checking Analog response 13:45:05:ST3_smx:INFO: ----> Checking broken channels 13:45:05:ST3_smx:INFO: Total # broken ch: 0 13:45:05:ST3_smx:INFO: List FAST: [] 13:45:05:ST3_smx:INFO: List SLOW: [] 13:45:05:ST3_smx:INFO: Holes 13:45:05:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:07:ST3_smx:INFO: ----> Checking Analog response 13:45:07:ST3_smx:INFO: ----> Checking broken channels 13:45:07:ST3_smx:INFO: Total # broken ch: 0 13:45:07:ST3_smx:INFO: List FAST: [] 13:45:07:ST3_smx:INFO: List SLOW: [] 13:45:07:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:45:07:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 56.8 | 1177.4 13:45:08:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 72.8 | 1118.1 13:45:08:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 53.6 | 1177.4 13:45:08:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 63.2 | 1153.7 13:45:08:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 53.6 | 1212.7 13:45:09:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 56.8 | 1177.4 13:45:09:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 50.4 | 1195.1 13:45:09:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 50.4 | 1212.7 13:45:10:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:45:14:ST3_smx:INFO: chip: 0-6 59.984250 C 1153.732915 mV 13:45:14:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:45:14:ST3_smx:INFO: Electrons 13:45:14:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:16:ST3_smx:INFO: ----> Checking Analog response 13:45:16:ST3_smx:INFO: ----> Checking broken channels 13:45:17:ST3_smx:INFO: Total # broken ch: 0 13:45:17:ST3_smx:INFO: List FAST: [] 13:45:17:ST3_smx:INFO: List SLOW: [] 13:45:17:ST3_smx:INFO: Holes 13:45:17:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:19:ST3_smx:INFO: ----> Checking Analog response 13:45:19:ST3_smx:INFO: ----> Checking broken channels 13:45:19:ST3_smx:INFO: Total # broken ch: 0 13:45:19:ST3_smx:INFO: List FAST: [] 13:45:19:ST3_smx:INFO: List SLOW: [] 13:45:19:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:45:19:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 60.0 | 1171.5 13:45:19:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 72.8 | 1112.1 13:45:20:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 56.8 | 1177.4 13:45:20:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 66.4 | 1153.7 13:45:20:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 56.8 | 1224.5 13:45:20:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 56.8 | 1177.4 13:45:21:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 63.2 | 1147.8 13:45:21:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 53.6 | 1206.9 13:45:22:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 13:45:26:ST3_smx:INFO: chip: 0-7 66.365920 C 1147.806000 mV 13:45:26:ST3_smx:INFO: PROCESS 2: Checking channel response with internal pulse 13:45:26:ST3_smx:INFO: Electrons 13:45:26:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:28:ST3_smx:INFO: ----> Checking Analog response 13:45:28:ST3_smx:INFO: ----> Checking broken channels 13:45:28:ST3_smx:INFO: Total # broken ch: 0 13:45:28:ST3_smx:INFO: List FAST: [] 13:45:28:ST3_smx:INFO: List SLOW: [] 13:45:28:ST3_smx:INFO: Holes 13:45:28:ST3_smx:INFO: Injected pulses: 200LSB, amp_cal 11.200000 fC 13:45:30:ST3_smx:INFO: ----> Checking Analog response 13:45:30:ST3_smx:INFO: ----> Checking broken channels 13:45:31:ST3_smx:INFO: Total # broken ch: 0 13:45:31:ST3_smx:INFO: List FAST: [] 13:45:31:ST3_smx:INFO: List SLOW: [] 13:45:31:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 13:45:31:febtest:INFO: 0-0 | XA-000-08-002-001-006-183-00 | 63.2 | 1171.5 13:45:31:febtest:INFO: 0-1 | XA-000-08-002-001-006-191-00 | 76.0 | 1112.1 13:45:31:febtest:INFO: 0-2 | XA-000-08-002-001-006-184-00 | 60.0 | 1177.4 13:45:32:febtest:INFO: 0-3 | XA-000-08-002-001-006-193-12 | 69.6 | 1153.7 13:45:32:febtest:INFO: 0-4 | XA-000-08-002-001-006-187-00 | 56.8 | 1247.9 13:45:32:febtest:INFO: 0-5 | XA-000-08-002-001-006-195-12 | 60.0 | 1177.4 13:45:32:febtest:INFO: 0-6 | XA-000-08-002-001-006-189-00 | 66.4 | 1147.8 13:45:32:febtest:INFO: 0-7 | XA-000-08-002-001-006-196-12 | 69.6 | 1147.8 ############################################################ # S U M M A R Y # ############################################################ {'TEST_NAME': 'FEB-ASIC', 'TEST_DATE': '2023_07_13-13_43_43', 'OPERATOR': 'Irakli K.; ', 'PROJECT': 'Production', 'SITE': 'GSI', 'SETUP': 'GSI_TEST_SETUP_1', 'ASIC_ID': 'XA-000-08-002-001-006-196-12', 'FUSED_ID': 6359364699117612108, 'HW_ADDR': 7, 'VERS_NO': '2.2', 'CABLE_SET_ID': '', 'IC_TEMP': '0', 'VDDM': '0', 'AUX': '0', 'CSABIAS': '0', 'VDDM_INT': '0', 'ADC_Chi2': 0.0, 'ADC_NDF': 0, 'ADC_P0': 0.0, 'ADC_P1': 0.006824, 'ADC_P2': -2.485e-06, 'ADC_P0err': 0.001, 'ADC_P1err': 0.001, 'ADC_P2err': 1e-05, 'ADC_VREF_P': 58, 'ADC_VREF_N': 30, 'ADC_VREF_T': 128, 'ADC_VREF_TR': 122, 'THR2_GLB': 30, 'LOOP__PLS': 100, 'CALIB_PLS': 250, 'SnsLoop': 5, 'IFED': 31, 'CSA_BIAS': 15, 'CSA_Chi2': 0.0, 'CSA_NDF': 0, 'CSA_P0': 0.0, 'CSA_P1': 0.0, 'CSA_P2': 0.0, 'CSA_P0err': 0.0, 'CSA_P1err': 0.0, 'CSA_P2err': 0.0, 'CONF_FAIL_REG': 0, 'N_BROKEN_DISC': 0, 'N_BROKEN_FAST': '[]', 'N_BROKEN_SLOW': '[]', 'P_BROKEN_DISC': 0, 'P_BROKEN_FAST': '[]', 'P_BROKEN_SLOW': '[]', 'ASIC_QA_category': '', 'N_BROKEN_CABLE': 0, 'LIST_OF_BROKEN_CABLES': 0, 'VI_bInit': ['2.450', '1.2880', '1.850', '2.2880', '0.000', '0.0000', '7.001', '1.5370'], 'VI_aInit': ['0', '0', '0', '0', '0', '0'], 'VI_atEnd': ['0', '0', '0', '0', '0', '0'], 'AMP_CAL': 200, 'PlsLoop': 3, 'N_ANA_PRESENT': 'Analog response OK', 'N_DISC_FAIL_CH': 0, 'N_ANA_FAIL_CH': '0', 'P_ANA_PRESENT': 'Analog response OK', 'P_DISC_FAIL_CH': 0, 'P_ANA_FAIL_CH': '0'} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 200, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== 13:47:08:ST3_Shared:INFO: /home/cbm/public_html/Production_LogDir//FEB/FEB_2004/B//TestDate_2023_07_13-13_43_43/