
FEB_2029 20.11.23 16:26:46
TextEdit.txt
16:26:24:ST3_hmp4040:INFO: HAMEG,HMP2030,017836163,HW50010002/SW2.30 16:26:25:febtest:INFO: FEB8.2 selected 16:26:25:smx_tester:INFO: Setting Elink clock mode to 160 MHz 16:26:29:febtest:INFO: FEB 8-2 B @ GSI 16:26:46:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 16:26:46:ST3_Shared:INFO: --------------------------FEB-ASIC-------------------------- 16:26:46:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 16:26:46:febtest:INFO: Tsting FEB with SN 2029 16:26:48:smx_tester:INFO: Scanning setup 16:26:48:elinks:INFO: Disabling clock on downlink 0 16:26:48:elinks:INFO: Disabling clock on downlink 1 16:26:48:elinks:INFO: Disabling clock on downlink 2 16:26:48:elinks:INFO: Disabling clock on downlink 3 16:26:48:elinks:INFO: Disabling clock on downlink 4 16:26:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 16:26:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 16:26:48:elinks:INFO: Disabling clock on downlink 0 16:26:48:elinks:INFO: Disabling clock on downlink 1 16:26:48:elinks:INFO: Disabling clock on downlink 2 16:26:48:elinks:INFO: Disabling clock on downlink 3 16:26:48:elinks:INFO: Disabling clock on downlink 4 16:26:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 16:26:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 16:26:48:elinks:INFO: Disabling clock on downlink 0 16:26:48:elinks:INFO: Disabling clock on downlink 1 16:26:48:elinks:INFO: Disabling clock on downlink 2 16:26:48:elinks:INFO: Disabling clock on downlink 3 16:26:48:elinks:INFO: Disabling clock on downlink 4 16:26:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 16:26:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 16:26:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 16:26:48:elinks:INFO: Disabling clock on downlink 0 16:26:48:elinks:INFO: Disabling clock on downlink 1 16:26:48:elinks:INFO: Disabling clock on downlink 2 16:26:48:elinks:INFO: Disabling clock on downlink 3 16:26:48:elinks:INFO: Disabling clock on downlink 4 16:26:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 16:26:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 16:26:48:elinks:INFO: Disabling clock on downlink 0 16:26:48:elinks:INFO: Disabling clock on downlink 1 16:26:48:elinks:INFO: Disabling clock on downlink 2 16:26:48:elinks:INFO: Disabling clock on downlink 3 16:26:48:elinks:INFO: Disabling clock on downlink 4 16:26:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 16:26:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 16:26:48:setup_element:INFO: Scanning clock phase 16:26:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 16:26:49:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 16:26:49:setup_element:INFO: Clock phase scan results for group 0, downlink 2 16:26:49:setup_element:INFO: Eye window for uplink 16: ________________________________________________________________________XXXXXXX_ Clock Delay: 35 16:26:49:setup_element:INFO: Eye window for uplink 17: ________________________________________________________________________XXXXXXX_ Clock Delay: 35 16:26:49:setup_element:INFO: Eye window for uplink 18: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 19: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 20: _____________________________________________________________________XXXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 21: _____________________________________________________________________XXXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 22: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 23: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 24: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 25: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 26: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 27: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 28: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 29: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 16:26:49:setup_element:INFO: Eye window for uplink 30: ________________________________________________________________________________ Clock Delay: 40 16:26:49:setup_element:INFO: Eye window for uplink 31: ________________________________________________________________________________ Clock Delay: 40 16:26:49:setup_element:INFO: Setting the clock phase to 33 for group 0, downlink 2 16:26:49:setup_element:INFO: Scanning data phases 16:26:49:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 16:26:49:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 16:26:54:setup_element:INFO: Data phase scan results for group 0, downlink 2 16:26:54:setup_element:INFO: Eye window for uplink 16: XX___________________________________XXX Data delay found: 19 16:26:54:setup_element:INFO: Eye window for uplink 17: _________________________________XXXXX__ Data delay found: 15 16:26:54:setup_element:INFO: Eye window for uplink 18: _________________________________XXXXX__ Data delay found: 15 16:26:54:setup_element:INFO: Eye window for uplink 19: ______________________________XXXXX_____ Data delay found: 12 16:26:54:setup_element:INFO: Eye window for uplink 20: ________________________________XXXXX___ Data delay found: 14 16:26:54:setup_element:INFO: Eye window for uplink 21: _______________________________XXXXXX___ Data delay found: 13 16:26:54:setup_element:INFO: Eye window for uplink 22: ________________________________XXXXX___ Data delay found: 14 16:26:54:setup_element:INFO: Eye window for uplink 23: _______________________________XXXXX____ Data delay found: 13 16:26:54:setup_element:INFO: Eye window for uplink 24: ___XXXXX________________________________ Data delay found: 25 16:26:54:setup_element:INFO: Eye window for uplink 25: _____XXXXXX_____________________________ Data delay found: 27 16:26:54:setup_element:INFO: Eye window for uplink 26: _____XXXXX______________________________ Data delay found: 27 16:26:54:setup_element:INFO: Eye window for uplink 27: ________XXXXXX__________________________ Data delay found: 30 16:26:55:setup_element:INFO: Eye window for uplink 28: __________XXXXX_________________________ Data delay found: 32 16:26:55:setup_element:INFO: Eye window for uplink 29: ____________XXXXX_______________________ Data delay found: 34 16:26:55:setup_element:INFO: Eye window for uplink 30: _____________XXXXX______________________ Data delay found: 35 16:26:55:setup_element:INFO: Eye window for uplink 31: ___________XXXXX________________________ Data delay found: 33 16:26:55:setup_element:INFO: Setting the data phase to 19 for uplink 16 16:26:55:setup_element:INFO: Setting the data phase to 15 for uplink 17 16:26:55:setup_element:INFO: Setting the data phase to 15 for uplink 18 16:26:55:setup_element:INFO: Setting the data phase to 12 for uplink 19 16:26:55:setup_element:INFO: Setting the data phase to 14 for uplink 20 16:26:55:setup_element:INFO: Setting the data phase to 13 for uplink 21 16:26:55:setup_element:INFO: Setting the data phase to 14 for uplink 22 16:26:55:setup_element:INFO: Setting the data phase to 13 for uplink 23 16:26:55:setup_element:INFO: Setting the data phase to 25 for uplink 24 16:26:55:setup_element:INFO: Setting the data phase to 27 for uplink 25 16:26:55:setup_element:INFO: Setting the data phase to 27 for uplink 26 16:26:55:setup_element:INFO: Setting the data phase to 30 for uplink 27 16:26:55:setup_element:INFO: Setting the data phase to 32 for uplink 28 16:26:55:setup_element:INFO: Setting the data phase to 34 for uplink 29 16:26:55:setup_element:INFO: Setting the data phase to 35 for uplink 30 16:26:55:setup_element:INFO: Setting the data phase to 33 for uplink 31 16:26:55:ST3_emu:ERROR: [ Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: None Clock Phase Characteristic: Optimal Phase: 33 Window Length: 70 Eye Windows: Uplink 16: ________________________________________________________________________XXXXXXX_ Uplink 17: ________________________________________________________________________XXXXXXX_ Uplink 18: ______________________________________________________________________XXXXXXXX__ Uplink 19: ______________________________________________________________________XXXXXXXX__ Uplink 20: _____________________________________________________________________XXXXXXXXX__ Uplink 21: _____________________________________________________________________XXXXXXXXX__ Uplink 22: ______________________________________________________________________XXXXXXXX__ Uplink 23: ______________________________________________________________________XXXXXXXX__ Uplink 24: ______________________________________________________________________XXXXXXXX__ Uplink 25: ______________________________________________________________________XXXXXXXX__ Uplink 26: ______________________________________________________________________XXXXXXXX__ Uplink 27: ______________________________________________________________________XXXXXXXX__ Uplink 28: ______________________________________________________________________XXXXXXXX__ Uplink 29: ______________________________________________________________________XXXXXXXX__ Uplink 30: ________________________________________________________________________________ Uplink 31: ________________________________________________________________________________ Data phase characteristics: Uplink 16: Optimal Phase: 19 Window Length: 35 Eye Window: XX___________________________________XXX Uplink 17: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 18: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 19: Optimal Phase: 12 Window Length: 35 Eye Window: ______________________________XXXXX_____ Uplink 20: Optimal Phase: 14 Window Length: 35 Eye Window: ________________________________XXXXX___ Uplink 21: Optimal Phase: 13 Window Length: 34 Eye Window: _______________________________XXXXXX___ Uplink 22: Optimal Phase: 14 Window Length: 35 Eye Window: ________________________________XXXXX___ Uplink 23: Optimal Phase: 13 Window Length: 35 Eye Window: _______________________________XXXXX____ Uplink 24: Optimal Phase: 25 Window Length: 35 Eye Window: ___XXXXX________________________________ Uplink 25: Optimal Phase: 27 Window Length: 34 Eye Window: _____XXXXXX_____________________________ Uplink 26: Optimal Phase: 27 Window Length: 35 Eye Window: _____XXXXX______________________________ Uplink 27: Optimal Phase: 30 Window Length: 34 Eye Window: ________XXXXXX__________________________ Uplink 28: Optimal Phase: 32 Window Length: 35 Eye Window: __________XXXXX_________________________ Uplink 29: Optimal Phase: 34 Window Length: 35 Eye Window: ____________XXXXX_______________________ Uplink 30: Optimal Phase: 35 Window Length: 35 Eye Window: _____________XXXXX______________________ Uplink 31: Optimal Phase: 33 Window Length: 35 Eye Window: ___________XXXXX________________________ ] 16:26:55:setup_element:INFO: Beginning SMX ASICs map scan 16:26:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 16:26:55:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 16:26:55:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 16:26:55:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 16:26:55:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 16:26:55:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 16:26:55:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 16:26:55:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 16:26:55:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 16:26:55:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 16:26:55:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 16:26:55:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 16:26:55:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 16:26:55:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 16:26:55:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 16:26:56:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 16:26:56:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 16:26:56:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 16:26:56:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 16:26:56:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 16:26:56:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 16:26:57:ST3_emu:ERROR: Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22) ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31) ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20) ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29) ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18) ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27) ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16) ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25) Clock Phase Characteristic: Optimal Phase: 33 Window Length: 70 Eye Windows: Uplink 16: ________________________________________________________________________XXXXXXX_ Uplink 17: ________________________________________________________________________XXXXXXX_ Uplink 18: ______________________________________________________________________XXXXXXXX__ Uplink 19: ______________________________________________________________________XXXXXXXX__ Uplink 20: _____________________________________________________________________XXXXXXXXX__ Uplink 21: _____________________________________________________________________XXXXXXXXX__ Uplink 22: ______________________________________________________________________XXXXXXXX__ Uplink 23: ______________________________________________________________________XXXXXXXX__ Uplink 24: ______________________________________________________________________XXXXXXXX__ Uplink 25: ______________________________________________________________________XXXXXXXX__ Uplink 26: ______________________________________________________________________XXXXXXXX__ Uplink 27: ______________________________________________________________________XXXXXXXX__ Uplink 28: ______________________________________________________________________XXXXXXXX__ Uplink 29: ______________________________________________________________________XXXXXXXX__ Uplink 30: ________________________________________________________________________________ Uplink 31: ________________________________________________________________________________ Data phase characteristics: Uplink 16: Optimal Phase: 19 Window Length: 35 Eye Window: XX___________________________________XXX Uplink 17: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 18: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 19: Optimal Phase: 12 Window Length: 35 Eye Window: ______________________________XXXXX_____ Uplink 20: Optimal Phase: 14 Window Length: 35 Eye Window: ________________________________XXXXX___ Uplink 21: Optimal Phase: 13 Window Length: 34 Eye Window: _______________________________XXXXXX___ Uplink 22: Optimal Phase: 14 Window Length: 35 Eye Window: ________________________________XXXXX___ Uplink 23: Optimal Phase: 13 Window Length: 35 Eye Window: _______________________________XXXXX____ Uplink 24: Optimal Phase: 25 Window Length: 35 Eye Window: ___XXXXX________________________________ Uplink 25: Optimal Phase: 27 Window Length: 34 Eye Window: _____XXXXXX_____________________________ Uplink 26: Optimal Phase: 27 Window Length: 35 Eye Window: _____XXXXX______________________________ Uplink 27: Optimal Phase: 30 Window Length: 34 Eye Window: ________XXXXXX__________________________ Uplink 28: Optimal Phase: 32 Window Length: 35 Eye Window: __________XXXXX_________________________ Uplink 29: Optimal Phase: 34 Window Length: 35 Eye Window: ____________XXXXX_______________________ Uplink 30: Optimal Phase: 35 Window Length: 35 Eye Window: _____________XXXXX______________________ Uplink 31: Optimal Phase: 33 Window Length: 35 Eye Window: ___________XXXXX________________________ 16:26:57:setup_element:INFO: Performing Elink synchronization 16:26:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 16:26:57:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 16:26:57:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 16:26:57:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 16:26:57:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 16:26:57:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 16:26:57:ST3_emu:INFO: Number of chips: 8 addr | upli | dwnli | grp | uplinks | uplinks_map 0 | [0] | 2 | 0 | [23] | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | [(0, 24), (1, 25)] 16:26:59:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:26:59:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 53.6 | 1159.7 16:26:59:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 56.8 | 1159.7 16:26:59:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1135.9 16:27:00:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 53.6 | 1177.4 16:27:00:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 47.3 | 1183.3 16:27:00:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1165.6 16:27:00:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1177.4 16:27:01:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 69.6 | 1100.2 16:27:01:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:05:ST3_smx:INFO: chip: 0-0 56.797143 C 1147.806000 mV 16:27:05:ST3_smx:INFO: Electrons 16:27:05:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:08:ST3_smx:INFO: ----> Checking Analog response 16:27:08:ST3_smx:INFO: ----> Checking broken channels 16:27:08:ST3_smx:INFO: Total # broken ch: 1 16:27:08:ST3_smx:INFO: List FAST: [95] 16:27:08:ST3_smx:INFO: List SLOW: [] 16:27:08:ST3_smx:INFO: Holes 16:27:08:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:10:ST3_smx:INFO: ----> Checking Analog response 16:27:10:ST3_smx:INFO: ----> Checking broken channels 16:27:11:ST3_smx:INFO: Total # broken ch: 1 16:27:11:ST3_smx:INFO: List FAST: [95] 16:27:11:ST3_smx:INFO: List SLOW: [] 16:27:11:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:27:11:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 60.0 | 1141.9 16:27:11:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 56.8 | 1153.7 16:27:11:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1135.9 16:27:12:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 50.4 | 1177.4 16:27:12:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 47.3 | 1183.3 16:27:12:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1165.6 16:27:12:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1177.4 16:27:12:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 69.6 | 1100.2 16:27:13:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:17:ST3_smx:INFO: chip: 0-1 56.797143 C 1159.654860 mV 16:27:17:ST3_smx:INFO: Electrons 16:27:17:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:20:ST3_smx:INFO: ----> Checking Analog response 16:27:20:ST3_smx:INFO: ----> Checking broken channels 16:27:20:ST3_smx:INFO: Total # broken ch: 1 16:27:20:ST3_smx:INFO: List FAST: [41] 16:27:20:ST3_smx:INFO: List SLOW: [] 16:27:20:ST3_smx:INFO: Holes 16:27:20:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:23:ST3_smx:INFO: ----> Checking Analog response 16:27:23:ST3_smx:INFO: ----> Checking broken channels 16:27:23:ST3_smx:INFO: Total # broken ch: 1 16:27:23:ST3_smx:INFO: List FAST: [41] 16:27:23:ST3_smx:INFO: List SLOW: [] 16:27:23:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:27:23:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 60.0 | 1141.9 16:27:23:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1153.7 16:27:23:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1135.9 16:27:24:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 50.4 | 1177.4 16:27:24:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 47.3 | 1183.3 16:27:24:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1165.6 16:27:24:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1177.4 16:27:25:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:27:25:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:29:ST3_smx:INFO: chip: 0-2 59.984250 C 1147.806000 mV 16:27:29:ST3_smx:INFO: Electrons 16:27:29:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:31:ST3_smx:INFO: ----> Checking Analog response 16:27:31:ST3_smx:INFO: ----> Checking broken channels 16:27:31:ST3_smx:INFO: Total # broken ch: 1 16:27:31:ST3_smx:INFO: List FAST: [92] 16:27:31:ST3_smx:INFO: List SLOW: [] 16:27:31:ST3_smx:INFO: Holes 16:27:31:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:33:ST3_smx:INFO: ----> Checking Analog response 16:27:33:ST3_smx:INFO: ----> Checking broken channels 16:27:33:ST3_smx:INFO: Total # broken ch: 1 16:27:33:ST3_smx:INFO: List FAST: [92] 16:27:33:ST3_smx:INFO: List SLOW: [] 16:27:33:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:27:34:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 56.8 | 1141.9 16:27:34:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1153.7 16:27:34:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:27:34:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 50.4 | 1177.4 16:27:34:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 50.4 | 1183.3 16:27:35:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1165.6 16:27:35:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 47.3 | 1177.4 16:27:35:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:27:35:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:39:ST3_smx:INFO: chip: 0-3 59.984250 C 1159.654860 mV 16:27:39:ST3_smx:INFO: Electrons 16:27:39:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:41:ST3_smx:INFO: ----> Checking Analog response 16:27:41:ST3_smx:INFO: ----> Checking broken channels 16:27:41:ST3_smx:INFO: Total # broken ch: 1 16:27:41:ST3_smx:INFO: List FAST: [125] 16:27:41:ST3_smx:INFO: List SLOW: [] 16:27:41:ST3_smx:INFO: Holes 16:27:41:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:43:ST3_smx:INFO: ----> Checking Analog response 16:27:43:ST3_smx:INFO: ----> Checking broken channels 16:27:44:ST3_smx:INFO: Total # broken ch: 1 16:27:44:ST3_smx:INFO: List FAST: [125] 16:27:44:ST3_smx:INFO: List SLOW: [] 16:27:44:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:27:44:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 56.8 | 1141.9 16:27:44:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1159.7 16:27:44:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:27:45:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 60.0 | 1153.7 16:27:45:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 50.4 | 1177.4 16:27:45:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1165.6 16:27:45:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1183.3 16:27:45:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:27:46:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:49:ST3_smx:INFO: chip: 0-4 47.250730 C 1189.190035 mV 16:27:49:ST3_smx:INFO: Electrons 16:27:49:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:51:ST3_smx:INFO: ----> Checking Analog response 16:27:51:ST3_smx:INFO: ----> Checking broken channels 16:27:52:ST3_smx:INFO: Total # broken ch: 0 16:27:52:ST3_smx:INFO: List FAST: [] 16:27:52:ST3_smx:INFO: List SLOW: [] 16:27:52:ST3_smx:INFO: Holes 16:27:52:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:27:54:ST3_smx:INFO: ----> Checking Analog response 16:27:54:ST3_smx:INFO: ----> Checking broken channels 16:27:54:ST3_smx:INFO: Total # broken ch: 0 16:27:54:ST3_smx:INFO: List FAST: [] 16:27:54:ST3_smx:INFO: List SLOW: [] 16:27:54:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:27:54:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 56.8 | 1141.9 16:27:54:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1153.7 16:27:54:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:27:55:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 60.0 | 1153.7 16:27:55:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 50.4 | 1189.2 16:27:55:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 53.6 | 1171.5 16:27:55:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1177.4 16:27:55:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:27:56:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:27:59:ST3_smx:INFO: chip: 0-5 56.797143 C 1165.571835 mV 16:27:59:ST3_smx:INFO: Electrons 16:27:59:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:01:ST3_smx:INFO: ----> Checking Analog response 16:28:01:ST3_smx:INFO: ----> Checking broken channels 16:28:02:ST3_smx:INFO: Total # broken ch: 0 16:28:02:ST3_smx:INFO: List FAST: [] 16:28:02:ST3_smx:INFO: List SLOW: [] 16:28:02:ST3_smx:INFO: Holes 16:28:02:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:04:ST3_smx:INFO: ----> Checking Analog response 16:28:04:ST3_smx:INFO: ----> Checking broken channels 16:28:04:ST3_smx:INFO: Total # broken ch: 0 16:28:04:ST3_smx:INFO: List FAST: [] 16:28:04:ST3_smx:INFO: List SLOW: [] 16:28:04:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:28:04:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 60.0 | 1141.9 16:28:04:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1153.7 16:28:05:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:28:05:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 60.0 | 1153.7 16:28:05:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 47.3 | 1189.2 16:28:05:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 56.8 | 1159.7 16:28:05:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 50.4 | 1177.4 16:28:06:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:28:06:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:28:10:ST3_smx:INFO: chip: 0-6 59.984250 C 1135.937260 mV 16:28:10:ST3_smx:INFO: Electrons 16:28:10:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:12:ST3_smx:INFO: ----> Checking Analog response 16:28:12:ST3_smx:INFO: ----> Checking broken channels 16:28:12:ST3_smx:INFO: Total # broken ch: 0 16:28:12:ST3_smx:INFO: List FAST: [] 16:28:12:ST3_smx:INFO: List SLOW: [] 16:28:12:ST3_smx:INFO: Holes 16:28:12:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:14:ST3_smx:INFO: ----> Checking Analog response 16:28:14:ST3_smx:INFO: ----> Checking broken channels 16:28:14:ST3_smx:INFO: Total # broken ch: 0 16:28:14:ST3_smx:INFO: List FAST: [] 16:28:14:ST3_smx:INFO: List SLOW: [] 16:28:14:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:28:14:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 60.0 | 1141.9 16:28:15:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1159.7 16:28:15:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:28:15:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 60.0 | 1153.7 16:28:15:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 47.3 | 1189.2 16:28:15:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 56.8 | 1159.7 16:28:16:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 63.2 | 1135.9 16:28:16:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 72.8 | 1100.2 16:28:16:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values 16:28:20:ST3_smx:INFO: chip: 0-7 69.560482 C 1112.140140 mV 16:28:20:ST3_smx:INFO: Electrons 16:28:20:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:22:ST3_smx:INFO: ----> Checking Analog response 16:28:22:ST3_smx:INFO: ----> Checking broken channels 16:28:22:ST3_smx:INFO: Total # broken ch: 0 16:28:22:ST3_smx:INFO: List FAST: [] 16:28:22:ST3_smx:INFO: List SLOW: [] 16:28:22:ST3_smx:INFO: Holes 16:28:22:ST3_smx:INFO: Injected pulses: 125LSB, amp_cal 7.000000 fC 16:28:24:ST3_smx:INFO: ----> Checking Analog response 16:28:24:ST3_smx:INFO: ----> Checking broken channels 16:28:24:ST3_smx:INFO: Total # broken ch: 0 16:28:24:ST3_smx:INFO: List FAST: [] 16:28:24:ST3_smx:INFO: List SLOW: [] 16:28:24:febtest:INFO: Add. | ASIC-ID | T [C] | Vddm [mV] 16:28:25:febtest:INFO: 0-0 | XA-000-08-002-000-001-021-04 | 60.0 | 1141.9 16:28:25:febtest:INFO: 0-1 | XA-000-08-002-000-002-021-10 | 60.0 | 1153.7 16:28:25:febtest:INFO: 0-2 | XA-000-08-002-000-001-024-04 | 60.0 | 1141.9 16:28:25:febtest:INFO: 0-3 | XA-000-08-002-000-002-019-10 | 60.0 | 1153.7 16:28:25:febtest:INFO: 0-4 | XA-000-08-002-000-001-019-04 | 50.4 | 1189.2 16:28:26:febtest:INFO: 0-5 | XA-000-08-002-000-001-017-04 | 56.8 | 1159.7 16:28:26:febtest:INFO: 0-6 | XA-000-08-002-000-001-015-03 | 63.2 | 1135.9 16:28:26:febtest:INFO: 0-7 | XA-000-08-002-000-001-016-04 | 69.6 | 1106.2 ############################################################ # S U M M A R Y # ############################################################ {'TEST_NAME': 'FEB-ASIC', 'TEST_DATE': '2023_11_20-16_26_46', 'OPERATOR': 'Alois Alzheimer', 'PROJECT': 'Production', 'SITE': 'GSI', 'SETUP': 'GSI_TEST_SETUP_1', 'ASIC_ID': 'XA-000-08-002-000-001-016-04', 'FUSED_ID': 6359364699116540164, 'HW_ADDR': 7, 'UPLINK': 24, 'VERS_NO': '2.2', 'CABLE_SET_ID': '', 'IC_TEMP': '0', 'VDDM': '0', 'AUX': '0', 'CSABIAS': '0', 'VDDM_INT': '0', 'ADC_Chi2': 0.0, 'ADC_NDF': 0, 'ADC_P0': 0.0, 'ADC_P1': 0.006824, 'ADC_P2': -2.485e-06, 'ADC_P0err': 0.001, 'ADC_P1err': 0.001, 'ADC_P2err': 1e-05, 'ADC_VREF_P': 58, 'ADC_VREF_N': 30, 'ADC_VREF_T': 128, 'ADC_VREF_TR': 122, 'THR2_GLB': 30, 'LOOP__PLS': 100, 'CALIB_PLS': 250, 'SnsLoop': 5, 'IFED': 31, 'CSA_BIAS': 15, 'CSA_Chi2': 0.0, 'CSA_NDF': 0, 'CSA_P0': 0.0, 'CSA_P1': 0.0, 'CSA_P2': 0.0, 'CSA_P0err': 0.0, 'CSA_P1err': 0.0, 'CSA_P2err': 0.0, 'CONF_FAIL_REG': 0, 'N_BROKEN_DISC': 0, 'N_BROKEN_FAST': '[]', 'N_BROKEN_SLOW': '[]', 'P_BROKEN_DISC': 0, 'P_BROKEN_FAST': '[]', 'P_BROKEN_SLOW': '[]', 'ASIC_QA_category': '', 'N_BROKEN_CABLE': 0, 'LIST_OF_BROKEN_CABLES': 0, 'ADDR_0': '', 'ADDR_1': '', 'ADDR_2': '', 'ADDR_3': '', 'ADDR_4': '', 'ADDR_5': '', 'ADDR_6': '', 'ADDR_7': '', 'SENSOR_ID': '', 'MODULE_NAME': '', 'MODULE_LADDER': '', 'MODULE_MODULE': '', 'MODULE_SIZE': '', 'MODULE_GRADE': '', 'MODULE_TYPE': '', 'VI_bInit': ['2.448', '1.5180', '1.845', '2.5450', '7.001', '1.5480', '7.001', '1.5480'], 'VI_aInit': ['0', '0', '0', '0', '0', '0'], 'VI_atEnd': ['0', '0', '0', '0', '0', '0'], 'AMP_CAL': 125, 'PlsLoop': 3, 'N_ANA_PRESENT': 'Analog response OK', 'N_DISC_FAIL_CH': 0, 'N_ANA_FAIL_CH': '0', 'P_ANA_PRESENT': 'Analog response OK', 'P_DISC_FAIL_CH': 0, 'P_ANA_FAIL_CH': '0'} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 15, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 125, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 15, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-ASIC TEST_DATE : 2023_11_20-16_26_46 OPERATOR : Alois Alzheimer SITE : GSI SETUP : GSI_TEST_SETUP_1 Set-ID : --------------------------------------- MODULE_NAME --------------------------------------- VI_before_Init : ['2.448', '1.5180', '1.845', '2.5450', '7.001', '1.5480', '7.001', '1.5480'] VI_after__Init : ['2.450', '2.0260', '1.850', '0.3231', '7.000', '1.5530', '7.000', '1.5530'] VI_at__the_End : ['2.450', '2.0260', '1.850', '0.3230', '7.000', '1.5530', '7.000', '1.5530'] 16:29:02:ST3_Shared:INFO: /home/cbm/public_html/Production_LogDir//FEB/FEB_2029/TestDate_2023_11_20-16_26_46/