FEB_2173 27.05.24 14:36:05
Info
14:36:05:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
14:36:05:ST3_Shared:INFO: FEB-Microcable
14:36:05:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
14:36:05:febtest:INFO: Testing FEB with SN 2173
14:36:06:smx_tester:INFO: Scanning setup
14:36:06:elinks:INFO: Disabling clock on downlink 0
14:36:06:elinks:INFO: Disabling clock on downlink 1
14:36:06:elinks:INFO: Disabling clock on downlink 2
14:36:06:elinks:INFO: Disabling clock on downlink 3
14:36:06:elinks:INFO: Disabling clock on downlink 4
14:36:06:setup_element:INFO: Checking SOS, encoding_mode: SOS
14:36:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
14:36:07:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
14:36:07:elinks:INFO: Disabling clock on downlink 0
14:36:07:elinks:INFO: Disabling clock on downlink 1
14:36:07:elinks:INFO: Disabling clock on downlink 2
14:36:07:elinks:INFO: Disabling clock on downlink 3
14:36:07:elinks:INFO: Disabling clock on downlink 4
14:36:07:setup_element:INFO: Checking SOS, encoding_mode: SOS
14:36:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
14:36:07:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
14:36:07:elinks:INFO: Disabling clock on downlink 0
14:36:07:elinks:INFO: Disabling clock on downlink 1
14:36:07:elinks:INFO: Disabling clock on downlink 2
14:36:07:elinks:INFO: Disabling clock on downlink 3
14:36:07:elinks:INFO: Disabling clock on downlink 4
14:36:07:setup_element:INFO: Checking SOS, encoding_mode: SOS
14:36:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
14:36:07:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
14:36:07:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
14:36:07:elinks:INFO: Disabling clock on downlink 0
14:36:07:elinks:INFO: Disabling clock on downlink 1
14:36:07:elinks:INFO: Disabling clock on downlink 2
14:36:07:elinks:INFO: Disabling clock on downlink 3
14:36:07:elinks:INFO: Disabling clock on downlink 4
14:36:07:setup_element:INFO: Checking SOS, encoding_mode: SOS
14:36:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
14:36:07:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
14:36:07:elinks:INFO: Disabling clock on downlink 0
14:36:07:elinks:INFO: Disabling clock on downlink 1
14:36:07:elinks:INFO: Disabling clock on downlink 2
14:36:07:elinks:INFO: Disabling clock on downlink 3
14:36:07:elinks:INFO: Disabling clock on downlink 4
14:36:07:setup_element:INFO: Checking SOS, encoding_mode: SOS
14:36:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
14:36:07:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
14:36:07:setup_element:INFO: Scanning clock phase
14:36:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
14:36:07:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
14:36:08:setup_element:INFO: Clock phase scan results for group 0, downlink 2
14:36:08:setup_element:INFO: Eye window for uplink 24: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 25: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 26: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 27: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 28: ___________________________________________________________________XXXXXXX______
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 29: ___________________________________________________________________XXXXXXX______
Clock Delay: 30
14:36:08:setup_element:INFO: Eye window for uplink 30: __________________________________________________________________XXXXXXXX______
Clock Delay: 29
14:36:08:setup_element:INFO: Eye window for uplink 31: __________________________________________________________________XXXXXXXX______
Clock Delay: 29
14:36:08:setup_element:INFO: Setting the clock phase to 30 for group 0, downlink 2
14:36:08:setup_element:INFO: Scanning data phases
14:36:08:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
14:36:08:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
14:36:13:setup_element:INFO: Data phase scan results for group 0, downlink 2
14:36:13:setup_element:INFO: Eye window for uplink 24: ________XXXXX___________________________
Data delay found: 30
14:36:13:setup_element:INFO: Eye window for uplink 25: __________XXXX__________________________
Data delay found: 31
14:36:13:setup_element:INFO: Eye window for uplink 26: ________XXXXX___________________________
Data delay found: 30
14:36:13:setup_element:INFO: Eye window for uplink 27: ____________XXXXXX______________________
Data delay found: 34
14:36:13:setup_element:INFO: Eye window for uplink 28: ____________XXXXXX______________________
Data delay found: 34
14:36:13:setup_element:INFO: Eye window for uplink 29: ______________XXXXXX____________________
Data delay found: 36
14:36:13:setup_element:INFO: Eye window for uplink 30: _______________XXXXX____________________
Data delay found: 37
14:36:13:setup_element:INFO: Eye window for uplink 31: ______________XXXXXXX___________________
Data delay found: 37
14:36:13:setup_element:INFO: Setting the data phase to 30 for uplink 24
14:36:13:setup_element:INFO: Setting the data phase to 31 for uplink 25
14:36:13:setup_element:INFO: Setting the data phase to 30 for uplink 26
14:36:13:setup_element:INFO: Setting the data phase to 34 for uplink 27
14:36:13:setup_element:INFO: Setting the data phase to 34 for uplink 28
14:36:13:setup_element:INFO: Setting the data phase to 36 for uplink 29
14:36:13:setup_element:INFO: Setting the data phase to 37 for uplink 30
14:36:13:setup_element:INFO: Setting the data phase to 37 for uplink 31
14:36:13:ST3_emu:ERROR: [
Setup Element:
Group: 0
Downlink: 2
Uplinks: [24, 25, 26, 27, 28, 29, 30, 31]
ASICs Map: None
Clock Phase Characteristic:
Optimal Phase: 30
Window Length: 71
Eye Windows:
Uplink 24: ___________________________________________________________________XXXXXXXX_____
Uplink 25: ___________________________________________________________________XXXXXXXX_____
Uplink 26: ___________________________________________________________________XXXXXXXX_____
Uplink 27: ___________________________________________________________________XXXXXXXX_____
Uplink 28: ___________________________________________________________________XXXXXXX______
Uplink 29: ___________________________________________________________________XXXXXXX______
Uplink 30: __________________________________________________________________XXXXXXXX______
Uplink 31: __________________________________________________________________XXXXXXXX______
Data phase characteristics:
Uplink 24:
Optimal Phase: 30
Window Length: 35
Eye Window: ________XXXXX___________________________
Uplink 25:
Optimal Phase: 31
Window Length: 36
Eye Window: __________XXXX__________________________
Uplink 26:
Optimal Phase: 30
Window Length: 35
Eye Window: ________XXXXX___________________________
Uplink 27:
Optimal Phase: 34
Window Length: 34
Eye Window: ____________XXXXXX______________________
Uplink 28:
Optimal Phase: 34
Window Length: 34
Eye Window: ____________XXXXXX______________________
Uplink 29:
Optimal Phase: 36
Window Length: 34
Eye Window: ______________XXXXXX____________________
Uplink 30:
Optimal Phase: 37
Window Length: 35
Eye Window: _______________XXXXX____________________
Uplink 31:
Optimal Phase: 37
Window Length: 33
Eye Window: ______________XXXXXXX___________________
]
14:36:13:setup_element:INFO: Beginning SMX ASICs map scan
14:36:13:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
14:36:13:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
14:36:13:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
14:36:13:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
14:36:13:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
14:36:13:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
14:36:13:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
14:36:14:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
14:36:14:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
14:36:14:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
14:36:14:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
14:36:14:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
14:36:14:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
14:36:16:ST3_emu:ERROR:
Setup Element:
Group: 0
Downlink: 2
Uplinks: [24, 25, 26, 27, 28, 29, 30, 31]
ASICs Map:
ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
Clock Phase Characteristic:
Optimal Phase: 30
Window Length: 71
Eye Windows:
Uplink 24: ___________________________________________________________________XXXXXXXX_____
Uplink 25: ___________________________________________________________________XXXXXXXX_____
Uplink 26: ___________________________________________________________________XXXXXXXX_____
Uplink 27: ___________________________________________________________________XXXXXXXX_____
Uplink 28: ___________________________________________________________________XXXXXXX______
Uplink 29: ___________________________________________________________________XXXXXXX______
Uplink 30: __________________________________________________________________XXXXXXXX______
Uplink 31: __________________________________________________________________XXXXXXXX______
Data phase characteristics:
Uplink 24:
Optimal Phase: 30
Window Length: 35
Eye Window: ________XXXXX___________________________
Uplink 25:
Optimal Phase: 31
Window Length: 36
Eye Window: __________XXXX__________________________
Uplink 26:
Optimal Phase: 30
Window Length: 35
Eye Window: ________XXXXX___________________________
Uplink 27:
Optimal Phase: 34
Window Length: 34
Eye Window: ____________XXXXXX______________________
Uplink 28:
Optimal Phase: 34
Window Length: 34
Eye Window: ____________XXXXXX______________________
Uplink 29:
Optimal Phase: 36
Window Length: 34
Eye Window: ______________XXXXXX____________________
Uplink 30:
Optimal Phase: 37
Window Length: 35
Eye Window: _______________XXXXX____________________
Uplink 31:
Optimal Phase: 37
Window Length: 33
Eye Window: ______________XXXXXXX___________________
14:36:16:setup_element:INFO: Performing Elink synchronization
14:36:16:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
14:36:16:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
14:36:16:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
14:36:16:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
14:36:16:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
14:36:16:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
14:36:16:ST3_emu:INFO: Number of chips: 4
addr | upli | dwnli | grp | uplinks | uplinks_map
1 | [0] | 2 | 0 | [30] | [(0, 30), (1, 31)]
3 | [0] | 2 | 0 | [28] | [(0, 28), (1, 29)]
5 | [0] | 2 | 0 | [26] | [(0, 26), (1, 27)]
7 | [0] | 2 | 0 | [24] | [(0, 24), (1, 25)]
14:36:16:febtest:INFO: Init all SMX (CSA): 30
14:36:23:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
14:36:24:febtest:INFO: 30-01 | XA-000-08-002-000-007-215-14 | 37.7 | 1141.9
14:36:24:febtest:INFO: 28-03 | XA-000-08-002-000-007-196-09 | 47.3 | 1100.2
14:36:24:febtest:INFO: 26-05 | XA-000-08-002-000-007-186-05 | 40.9 | 1118.1
14:36:24:febtest:INFO: 24-07 | XA-000-08-002-000-007-177-05 | 44.1 | 1100.2
14:36:25:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
14:36:28:ST3_smx:INFO: chip: 30-1 37.726682 C 1147.806000 mV
14:36:28:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:28:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:28:ST3_smx:INFO: Electrons
14:36:28:ST3_smx:INFO: # loops 0
14:36:29:ST3_smx:INFO: # loops 1
14:36:31:ST3_smx:INFO: # loops 2
14:36:32:ST3_smx:INFO: Total # of broken channels: 0
14:36:32:ST3_smx:INFO: List of broken channels: []
14:36:32:ST3_smx:INFO: Total # of broken channels: 0
14:36:32:ST3_smx:INFO: List of broken channels: []
14:36:34:ST3_smx:INFO: chip: 28-3 47.250730 C 1112.140140 mV
14:36:34:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:34:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:34:ST3_smx:INFO: Electrons
14:36:34:ST3_smx:INFO: # loops 0
14:36:36:ST3_smx:INFO: # loops 1
14:36:37:ST3_smx:INFO: # loops 2
14:36:39:ST3_smx:INFO: Total # of broken channels: 0
14:36:39:ST3_smx:INFO: List of broken channels: []
14:36:39:ST3_smx:INFO: Total # of broken channels: 0
14:36:39:ST3_smx:INFO: List of broken channels: []
14:36:41:ST3_smx:INFO: chip: 26-5 40.898880 C 1124.048640 mV
14:36:41:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:41:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:41:ST3_smx:INFO: Electrons
14:36:41:ST3_smx:INFO: # loops 0
14:36:42:ST3_smx:INFO: # loops 1
14:36:44:ST3_smx:INFO: # loops 2
14:36:45:ST3_smx:INFO: Total # of broken channels: 0
14:36:45:ST3_smx:INFO: List of broken channels: []
14:36:45:ST3_smx:INFO: Total # of broken channels: 0
14:36:45:ST3_smx:INFO: List of broken channels: []
14:36:47:ST3_smx:INFO: chip: 24-7 44.073563 C 1106.178435 mV
14:36:47:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:47:ST3_discr_histo:WARNING: Not enough entries for fit!!!
14:36:47:ST3_smx:INFO: Electrons
14:36:47:ST3_smx:INFO: # loops 0
14:36:49:ST3_smx:INFO: # loops 1
14:36:51:ST3_smx:INFO: # loops 2
14:36:52:ST3_smx:INFO: Total # of broken channels: 0
14:36:52:ST3_smx:INFO: List of broken channels: []
14:36:52:ST3_smx:INFO: Total # of broken channels: 0
14:36:52:ST3_smx:INFO: List of broken channels: []
14:36:52:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
14:36:53:febtest:INFO: 30-01 | XA-000-08-002-000-007-215-14 | 37.7 | 1171.5
14:36:53:febtest:INFO: 28-03 | XA-000-08-002-000-007-196-09 | 47.3 | 1130.0
14:36:53:febtest:INFO: 26-05 | XA-000-08-002-000-007-186-05 | 44.1 | 1147.8
14:36:53:febtest:INFO: 24-07 | XA-000-08-002-000-007-177-05 | 47.3 | 1124.0
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_05_27-14_36_05
OPERATOR : Oleksandr S.;
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 2173| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.8003', '1.852', '1.1470']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0370', '1.850', '1.3290']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0090', '1.850', '0.2731']