
FEB_2175 27.05.24 08:52:00
TextEdit.txt
08:52:00:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 08:52:00:ST3_Shared:INFO: FEB-Microcable 08:52:00:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 08:52:00:febtest:INFO: Testing FEB with SN 2175 08:52:01:smx_tester:INFO: Scanning setup 08:52:01:elinks:INFO: Disabling clock on downlink 0 08:52:01:elinks:INFO: Disabling clock on downlink 1 08:52:01:elinks:INFO: Disabling clock on downlink 2 08:52:01:elinks:INFO: Disabling clock on downlink 3 08:52:01:elinks:INFO: Disabling clock on downlink 4 08:52:01:setup_element:INFO: Checking SOS, encoding_mode: SOS 08:52:01:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 08:52:01:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 08:52:01:elinks:INFO: Disabling clock on downlink 0 08:52:01:elinks:INFO: Disabling clock on downlink 1 08:52:01:elinks:INFO: Disabling clock on downlink 2 08:52:01:elinks:INFO: Disabling clock on downlink 3 08:52:01:elinks:INFO: Disabling clock on downlink 4 08:52:01:setup_element:INFO: Checking SOS, encoding_mode: SOS 08:52:01:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 08:52:02:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 08:52:02:elinks:INFO: Disabling clock on downlink 0 08:52:02:elinks:INFO: Disabling clock on downlink 1 08:52:02:elinks:INFO: Disabling clock on downlink 2 08:52:02:elinks:INFO: Disabling clock on downlink 3 08:52:02:elinks:INFO: Disabling clock on downlink 4 08:52:02:setup_element:INFO: Checking SOS, encoding_mode: SOS 08:52:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 08:52:02:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 08:52:02:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 08:52:02:elinks:INFO: Disabling clock on downlink 0 08:52:02:elinks:INFO: Disabling clock on downlink 1 08:52:02:elinks:INFO: Disabling clock on downlink 2 08:52:02:elinks:INFO: Disabling clock on downlink 3 08:52:02:elinks:INFO: Disabling clock on downlink 4 08:52:02:setup_element:INFO: Checking SOS, encoding_mode: SOS 08:52:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 08:52:02:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 08:52:02:elinks:INFO: Disabling clock on downlink 0 08:52:02:elinks:INFO: Disabling clock on downlink 1 08:52:02:elinks:INFO: Disabling clock on downlink 2 08:52:02:elinks:INFO: Disabling clock on downlink 3 08:52:02:elinks:INFO: Disabling clock on downlink 4 08:52:02:setup_element:INFO: Checking SOS, encoding_mode: SOS 08:52:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 08:52:02:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 08:52:02:setup_element:INFO: Scanning clock phase 08:52:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 08:52:02:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 08:52:02:setup_element:INFO: Clock phase scan results for group 0, downlink 2 08:52:02:setup_element:INFO: Eye window for uplink 16: _____________________________________________________________________XXXXXXX____ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 17: _____________________________________________________________________XXXXXXX____ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 18: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 19: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 20: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 08:52:02:setup_element:INFO: Eye window for uplink 21: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 08:52:02:setup_element:INFO: Eye window for uplink 22: ____________________________________________________________________XXXXXXX_____ Clock Delay: 31 08:52:02:setup_element:INFO: Eye window for uplink 23: ____________________________________________________________________XXXXXXX_____ Clock Delay: 31 08:52:02:setup_element:INFO: Eye window for uplink 24: ________________________________________________________________________________ Clock Delay: 40 08:52:02:setup_element:INFO: Eye window for uplink 25: ________________________________________________________________________________ Clock Delay: 40 08:52:02:setup_element:INFO: Eye window for uplink 26: ____________________________________________________________________XXXXXXXX____ Clock Delay: 31 08:52:02:setup_element:INFO: Eye window for uplink 27: ____________________________________________________________________XXXXXXXX____ Clock Delay: 31 08:52:02:setup_element:INFO: Eye window for uplink 28: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 29: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 08:52:02:setup_element:INFO: Eye window for uplink 30: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 08:52:02:setup_element:INFO: Eye window for uplink 31: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 08:52:02:setup_element:INFO: Setting the clock phase to 32 for group 0, downlink 2 08:52:02:setup_element:INFO: Scanning data phases 08:52:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 08:52:03:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 08:52:08:setup_element:INFO: Data phase scan results for group 0, downlink 2 08:52:08:setup_element:INFO: Eye window for uplink 16: XXX__________________________________XXX Data delay found: 19 08:52:08:setup_element:INFO: Eye window for uplink 17: ___________________________________XXXX_ Data delay found: 16 08:52:08:setup_element:INFO: Eye window for uplink 18: X___________________________________XXXX Data delay found: 18 08:52:08:setup_element:INFO: Eye window for uplink 19: __________________________________XXXXX_ Data delay found: 16 08:52:08:setup_element:INFO: Eye window for uplink 20: XXX____________XXXXXXXX_______________XX Data delay found: 30 08:52:08:setup_element:INFO: Eye window for uplink 21: XX_____________XXXXXXXX_____________XXXX Data delay found: 8 08:52:08:setup_element:INFO: Eye window for uplink 22: X__________________________________XXXXX Data delay found: 17 08:52:08:setup_element:INFO: Eye window for uplink 23: XXXXX____________________________XXXXXXX Data delay found: 18 08:52:08:setup_element:INFO: Eye window for uplink 24: ______XXXXX_____________________________ Data delay found: 28 08:52:08:setup_element:INFO: Eye window for uplink 25: ________XXXXX___________________________ Data delay found: 30 08:52:08:setup_element:INFO: Eye window for uplink 26: ________XXXXX___________________________ Data delay found: 30 08:52:08:setup_element:INFO: Eye window for uplink 27: ___________XXXXXX_______________________ Data delay found: 33 08:52:08:setup_element:INFO: Eye window for uplink 28: ______________XXXXX_____________________ Data delay found: 36 08:52:08:setup_element:INFO: Eye window for uplink 29: ________________XXXXXX__________________ Data delay found: 38 08:52:08:setup_element:INFO: Eye window for uplink 30: _______________XXXXXX___________________ Data delay found: 37 08:52:08:setup_element:INFO: Eye window for uplink 31: _______________XXXXXXX__________________ Data delay found: 38 08:52:08:setup_element:INFO: Setting the data phase to 19 for uplink 16 08:52:08:setup_element:INFO: Setting the data phase to 16 for uplink 17 08:52:08:setup_element:INFO: Setting the data phase to 18 for uplink 18 08:52:08:setup_element:INFO: Setting the data phase to 16 for uplink 19 08:52:08:setup_element:INFO: Setting the data phase to 30 for uplink 20 08:52:08:setup_element:INFO: Setting the data phase to 8 for uplink 21 08:52:08:setup_element:INFO: Setting the data phase to 17 for uplink 22 08:52:08:setup_element:INFO: Setting the data phase to 18 for uplink 23 08:52:08:setup_element:INFO: Setting the data phase to 28 for uplink 24 08:52:08:setup_element:INFO: Setting the data phase to 30 for uplink 25 08:52:08:setup_element:INFO: Setting the data phase to 30 for uplink 26 08:52:08:setup_element:INFO: Setting the data phase to 33 for uplink 27 08:52:08:setup_element:INFO: Setting the data phase to 36 for uplink 28 08:52:08:setup_element:INFO: Setting the data phase to 38 for uplink 29 08:52:08:setup_element:INFO: Setting the data phase to 37 for uplink 30 08:52:08:setup_element:INFO: Setting the data phase to 38 for uplink 31 08:52:08:ST3_emu:ERROR: [ Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: None Clock Phase Characteristic: Optimal Phase: 32 Window Length: 70 Eye Windows: Uplink 16: _____________________________________________________________________XXXXXXX____ Uplink 17: _____________________________________________________________________XXXXXXX____ Uplink 18: ____________________________________________________________________XXXXXXXXX___ Uplink 19: ____________________________________________________________________XXXXXXXXX___ Uplink 20: ______________________________________________________________________XXXXXXXX__ Uplink 21: ______________________________________________________________________XXXXXXXX__ Uplink 22: ____________________________________________________________________XXXXXXX_____ Uplink 23: ____________________________________________________________________XXXXXXX_____ Uplink 24: ________________________________________________________________________________ Uplink 25: ________________________________________________________________________________ Uplink 26: ____________________________________________________________________XXXXXXXX____ Uplink 27: ____________________________________________________________________XXXXXXXX____ Uplink 28: _____________________________________________________________________XXXXXXXX___ Uplink 29: _____________________________________________________________________XXXXXXXX___ Uplink 30: ______________________________________________________________________XXXXXXXX__ Uplink 31: ______________________________________________________________________XXXXXXXX__ Data phase characteristics: Uplink 16: Optimal Phase: 19 Window Length: 34 Eye Window: XXX__________________________________XXX Uplink 17: Optimal Phase: 16 Window Length: 36 Eye Window: ___________________________________XXXX_ Uplink 18: Optimal Phase: 18 Window Length: 35 Eye Window: X___________________________________XXXX Uplink 19: Optimal Phase: 16 Window Length: 35 Eye Window: __________________________________XXXXX_ Uplink 20: Optimal Phase: 30 Window Length: 15 Eye Window: XXX____________XXXXXXXX_______________XX Uplink 21: Optimal Phase: 8 Window Length: 13 Eye Window: XX_____________XXXXXXXX_____________XXXX Uplink 22: Optimal Phase: 17 Window Length: 34 Eye Window: X__________________________________XXXXX Uplink 23: Optimal Phase: 18 Window Length: 28 Eye Window: XXXXX____________________________XXXXXXX Uplink 24: Optimal Phase: 28 Window Length: 35 Eye Window: ______XXXXX_____________________________ Uplink 25: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 26: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 27: Optimal Phase: 33 Window Length: 34 Eye Window: ___________XXXXXX_______________________ Uplink 28: Optimal Phase: 36 Window Length: 35 Eye Window: ______________XXXXX_____________________ Uplink 29: Optimal Phase: 38 Window Length: 34 Eye Window: ________________XXXXXX__________________ Uplink 30: Optimal Phase: 37 Window Length: 34 Eye Window: _______________XXXXXX___________________ Uplink 31: Optimal Phase: 38 Window Length: 33 Eye Window: _______________XXXXXXX__________________ ] 08:52:08:setup_element:INFO: Beginning SMX ASICs map scan 08:52:08:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 08:52:08:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 08:52:08:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 08:52:08:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 08:52:08:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 08:52:08:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 08:52:08:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 08:52:08:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 08:52:08:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 08:52:09:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 08:52:09:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 08:52:09:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 08:52:09:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 08:52:09:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 08:52:09:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 08:52:09:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 08:52:09:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 08:52:09:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 08:52:09:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 08:52:09:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 08:52:10:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 08:52:11:ST3_emu:ERROR: Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22) ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31) ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20) ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29) ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18) ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27) ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16) ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25) Clock Phase Characteristic: Optimal Phase: 32 Window Length: 70 Eye Windows: Uplink 16: _____________________________________________________________________XXXXXXX____ Uplink 17: _____________________________________________________________________XXXXXXX____ Uplink 18: ____________________________________________________________________XXXXXXXXX___ Uplink 19: ____________________________________________________________________XXXXXXXXX___ Uplink 20: ______________________________________________________________________XXXXXXXX__ Uplink 21: ______________________________________________________________________XXXXXXXX__ Uplink 22: ____________________________________________________________________XXXXXXX_____ Uplink 23: ____________________________________________________________________XXXXXXX_____ Uplink 24: ________________________________________________________________________________ Uplink 25: ________________________________________________________________________________ Uplink 26: ____________________________________________________________________XXXXXXXX____ Uplink 27: ____________________________________________________________________XXXXXXXX____ Uplink 28: _____________________________________________________________________XXXXXXXX___ Uplink 29: _____________________________________________________________________XXXXXXXX___ Uplink 30: ______________________________________________________________________XXXXXXXX__ Uplink 31: ______________________________________________________________________XXXXXXXX__ Data phase characteristics: Uplink 16: Optimal Phase: 19 Window Length: 34 Eye Window: XXX__________________________________XXX Uplink 17: Optimal Phase: 16 Window Length: 36 Eye Window: ___________________________________XXXX_ Uplink 18: Optimal Phase: 18 Window Length: 35 Eye Window: X___________________________________XXXX Uplink 19: Optimal Phase: 16 Window Length: 35 Eye Window: __________________________________XXXXX_ Uplink 20: Optimal Phase: 30 Window Length: 15 Eye Window: XXX____________XXXXXXXX_______________XX Uplink 21: Optimal Phase: 8 Window Length: 13 Eye Window: XX_____________XXXXXXXX_____________XXXX Uplink 22: Optimal Phase: 17 Window Length: 34 Eye Window: X__________________________________XXXXX Uplink 23: Optimal Phase: 18 Window Length: 28 Eye Window: XXXXX____________________________XXXXXXX Uplink 24: Optimal Phase: 28 Window Length: 35 Eye Window: ______XXXXX_____________________________ Uplink 25: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 26: Optimal Phase: 30 Window Length: 35 Eye Window: ________XXXXX___________________________ Uplink 27: Optimal Phase: 33 Window Length: 34 Eye Window: ___________XXXXXX_______________________ Uplink 28: Optimal Phase: 36 Window Length: 35 Eye Window: ______________XXXXX_____________________ Uplink 29: Optimal Phase: 38 Window Length: 34 Eye Window: ________________XXXXXX__________________ Uplink 30: Optimal Phase: 37 Window Length: 34 Eye Window: _______________XXXXXX___________________ Uplink 31: Optimal Phase: 38 Window Length: 33 Eye Window: _______________XXXXXXX__________________ 08:52:11:setup_element:INFO: Performing Elink synchronization 08:52:11:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 08:52:11:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 08:52:11:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 08:52:11:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 08:52:11:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 08:52:11:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 08:52:11:ST3_emu:INFO: Number of chips: 8 addr | upli | dwnli | grp | uplinks | uplinks_map 0 | [0] | 2 | 0 | [23] | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | [(0, 24), (1, 25)] 08:52:12:febtest:INFO: Init all SMX (CSA): 30 08:52:27:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 08:52:27:febtest:INFO: 23-00 | XA-000-08-002-000-007-178-05 | 34.6 | 1153.7 08:52:27:febtest:INFO: 30-01 | XA-000-08-002-000-007-213-14 | 37.7 | 1147.8 08:52:27:febtest:INFO: 21-02 | XA-000-08-002-001-006-013-03 | 34.6 | 1159.7 08:52:27:febtest:INFO: 28-03 | XA-000-08-002-000-007-207-09 | 47.3 | 1112.1 08:52:28:febtest:INFO: 19-04 | XA-000-08-002-000-007-209-14 | 34.6 | 1159.7 08:52:28:febtest:INFO: 26-05 | XA-000-08-002-000-007-205-09 | 40.9 | 1130.0 08:52:28:febtest:INFO: 17-06 | XA-000-08-002-000-007-189-05 | 44.1 | 1130.0 08:52:28:febtest:INFO: 24-07 | XA-000-08-002-000-007-183-05 | 40.9 | 1124.0 08:52:29:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 08:52:31:ST3_smx:INFO: chip: 23-0 34.556970 C 1165.571835 mV 08:52:31:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:31:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:31:ST3_smx:INFO: Electrons 08:52:31:ST3_smx:INFO: # loops 0 08:52:33:ST3_smx:INFO: # loops 1 08:52:35:ST3_smx:INFO: # loops 2 08:52:36:ST3_smx:INFO: Total # of broken channels: 0 08:52:36:ST3_smx:INFO: List of broken channels: [] 08:52:36:ST3_smx:INFO: Total # of broken channels: 0 08:52:36:ST3_smx:INFO: List of broken channels: [] 08:52:38:ST3_smx:INFO: chip: 30-1 37.726682 C 1159.654860 mV 08:52:38:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:38:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:38:ST3_smx:INFO: Electrons 08:52:38:ST3_smx:INFO: # loops 0 08:52:40:ST3_smx:INFO: # loops 1 08:52:41:ST3_smx:INFO: # loops 2 08:52:43:ST3_smx:INFO: Total # of broken channels: 0 08:52:43:ST3_smx:INFO: List of broken channels: [] 08:52:43:ST3_smx:INFO: Total # of broken channels: 0 08:52:43:ST3_smx:INFO: List of broken channels: [] 08:52:45:ST3_smx:INFO: chip: 21-2 34.556970 C 1171.483840 mV 08:52:45:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:45:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:45:ST3_smx:INFO: Electrons 08:52:45:ST3_smx:INFO: # loops 0 08:52:46:ST3_smx:INFO: # loops 1 08:52:48:ST3_smx:INFO: # loops 2 08:52:50:ST3_smx:INFO: Total # of broken channels: 0 08:52:50:ST3_smx:INFO: List of broken channels: [] 08:52:50:ST3_smx:INFO: Total # of broken channels: 0 08:52:50:ST3_smx:INFO: List of broken channels: [] 08:52:51:ST3_smx:INFO: chip: 28-3 47.250730 C 1124.048640 mV 08:52:51:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:51:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:51:ST3_smx:INFO: Electrons 08:52:51:ST3_smx:INFO: # loops 0 08:52:53:ST3_smx:INFO: # loops 1 08:52:55:ST3_smx:INFO: # loops 2 08:52:56:ST3_smx:INFO: Total # of broken channels: 0 08:52:56:ST3_smx:INFO: List of broken channels: [] 08:52:56:ST3_smx:INFO: Total # of broken channels: 0 08:52:56:ST3_smx:INFO: List of broken channels: [] 08:52:58:ST3_smx:INFO: chip: 19-4 37.726682 C 1171.483840 mV 08:52:58:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:58:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:52:58:ST3_smx:INFO: Electrons 08:52:58:ST3_smx:INFO: # loops 0 08:52:59:ST3_smx:INFO: # loops 1 08:53:01:ST3_smx:INFO: # loops 2 08:53:03:ST3_smx:INFO: Total # of broken channels: 0 08:53:03:ST3_smx:INFO: List of broken channels: [] 08:53:03:ST3_smx:INFO: Total # of broken channels: 0 08:53:03:ST3_smx:INFO: List of broken channels: [] 08:53:05:ST3_smx:INFO: chip: 26-5 40.898880 C 1141.874115 mV 08:53:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:05:ST3_smx:INFO: Electrons 08:53:05:ST3_smx:INFO: # loops 0 08:53:06:ST3_smx:INFO: # loops 1 08:53:08:ST3_smx:INFO: # loops 2 08:53:10:ST3_smx:INFO: Total # of broken channels: 0 08:53:10:ST3_smx:INFO: List of broken channels: [] 08:53:10:ST3_smx:INFO: Total # of broken channels: 0 08:53:10:ST3_smx:INFO: List of broken channels: [] 08:53:11:ST3_smx:INFO: chip: 17-6 44.073563 C 1135.937260 mV 08:53:11:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:11:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:11:ST3_smx:INFO: Electrons 08:53:11:ST3_smx:INFO: # loops 0 08:53:13:ST3_smx:INFO: # loops 1 08:53:15:ST3_smx:INFO: # loops 2 08:53:16:ST3_smx:INFO: Total # of broken channels: 0 08:53:16:ST3_smx:INFO: List of broken channels: [] 08:53:16:ST3_smx:INFO: Total # of broken channels: 0 08:53:16:ST3_smx:INFO: List of broken channels: [] 08:53:18:ST3_smx:INFO: chip: 24-7 40.898880 C 1129.995435 mV 08:53:18:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:18:ST3_discr_histo:WARNING: Not enough entries for fit!!! 08:53:18:ST3_smx:INFO: Electrons 08:53:18:ST3_smx:INFO: # loops 0 08:53:20:ST3_smx:INFO: # loops 1 08:53:21:ST3_smx:INFO: # loops 2 08:53:23:ST3_smx:INFO: Total # of broken channels: 0 08:53:23:ST3_smx:INFO: List of broken channels: [] 08:53:23:ST3_smx:INFO: Total # of broken channels: 0 08:53:23:ST3_smx:INFO: List of broken channels: [] 08:53:23:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 08:53:24:febtest:INFO: 23-00 | XA-000-08-002-000-007-178-05 | 37.7 | 1189.2 08:53:24:febtest:INFO: 30-01 | XA-000-08-002-000-007-213-14 | 37.7 | 1183.3 08:53:24:febtest:INFO: 21-02 | XA-000-08-002-001-006-013-03 | 37.7 | 1195.1 08:53:24:febtest:INFO: 28-03 | XA-000-08-002-000-007-207-09 | 47.3 | 1147.8 08:53:24:febtest:INFO: 19-04 | XA-000-08-002-000-007-209-14 | 37.7 | 1189.2 08:53:25:febtest:INFO: 26-05 | XA-000-08-002-000-007-205-09 | 44.1 | 1159.7 08:53:25:febtest:INFO: 17-06 | XA-000-08-002-000-007-189-05 | 47.3 | 1153.7 08:53:25:febtest:INFO: 24-07 | XA-000-08-002-000-007-183-05 | 44.1 | 1153.7 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 24_05_27-08_52_00 OPERATOR : Oleksandr S.; SITE : GSI | SETUP : GSI_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 2175| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.5760', '1.852', '2.3810'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0540', '1.850', '2.5720'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0080', '1.850', '0.5328']