FEB_2265    17.10.24 13:17:14

TextEdit.txt
            13:17:14:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:17:14:ST3_Shared:INFO:	                       FEB-Microcable                       
13:17:14:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:17:14:febtest:INFO:	Testing FEB with SN 2265
13:17:15:smx_tester:INFO:	Scanning setup
13:17:15:elinks:INFO:	Disabling clock on downlink 0
13:17:15:elinks:INFO:	Disabling clock on downlink 1
13:17:15:elinks:INFO:	Disabling clock on downlink 2
13:17:15:elinks:INFO:	Disabling clock on downlink 3
13:17:15:elinks:INFO:	Disabling clock on downlink 4
13:17:15:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:17:15:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
13:17:15:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:17:15:elinks:INFO:	Disabling clock on downlink 0
13:17:15:elinks:INFO:	Disabling clock on downlink 1
13:17:15:elinks:INFO:	Disabling clock on downlink 2
13:17:15:elinks:INFO:	Disabling clock on downlink 3
13:17:15:elinks:INFO:	Disabling clock on downlink 4
13:17:15:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:17:15:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:17:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:17:16:elinks:INFO:	Disabling clock on downlink 0
13:17:16:elinks:INFO:	Disabling clock on downlink 1
13:17:16:elinks:INFO:	Disabling clock on downlink 2
13:17:16:elinks:INFO:	Disabling clock on downlink 3
13:17:16:elinks:INFO:	Disabling clock on downlink 4
13:17:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:17:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 24
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 25
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 26
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 27
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 28
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 29
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 30
13:17:16:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 31
13:17:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:17:16:elinks:INFO:	Disabling clock on downlink 0
13:17:16:elinks:INFO:	Disabling clock on downlink 1
13:17:16:elinks:INFO:	Disabling clock on downlink 2
13:17:16:elinks:INFO:	Disabling clock on downlink 3
13:17:16:elinks:INFO:	Disabling clock on downlink 4
13:17:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:17:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
13:17:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:17:16:elinks:INFO:	Disabling clock on downlink 0
13:17:16:elinks:INFO:	Disabling clock on downlink 1
13:17:16:elinks:INFO:	Disabling clock on downlink 2
13:17:16:elinks:INFO:	Disabling clock on downlink 3
13:17:16:elinks:INFO:	Disabling clock on downlink 4
13:17:16:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:17:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
13:17:16:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
13:17:16:setup_element:INFO:	Scanning clock phase
13:17:16:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:17:16:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:17:16:setup_element:INFO:	Clock phase scan results for group 0, downlink 2
13:17:16:setup_element:INFO:	Eye window for uplink 24: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:17:16:setup_element:INFO:	Eye window for uplink 25: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:17:16:setup_element:INFO:	Eye window for uplink 26: ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:17:16:setup_element:INFO:	Eye window for uplink 27: ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:17:16:setup_element:INFO:	Eye window for uplink 28: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
13:17:16:setup_element:INFO:	Eye window for uplink 29: ___________________________________________________________________XXXXXXXX_____
Clock Delay: 30
13:17:16:setup_element:INFO:	Eye window for uplink 30: ________________________________________________________________________________
Clock Delay: 40
13:17:16:setup_element:INFO:	Eye window for uplink 31: ________________________________________________________________________________
Clock Delay: 40
13:17:16:setup_element:INFO:	Setting the clock phase to 31 for group 0, downlink 2
==============================================OOO==============================================
13:17:16:setup_element:INFO:	Scanning data phases
13:17:17:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:17:17:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:17:22:setup_element:INFO:	Data phase scan results for group 0, downlink 2
13:17:22:setup_element:INFO:	Eye window for uplink 24: _________XXXXXXX________________________
Data delay found: 32
13:17:22:setup_element:INFO:	Eye window for uplink 25: ___________XXXXXX_______________________
Data delay found: 33
13:17:22:setup_element:INFO:	Eye window for uplink 26: _________XXXXXX_________________________
Data delay found: 31
13:17:22:setup_element:INFO:	Eye window for uplink 27: ____________XXXXXXX_____________________
Data delay found: 35
13:17:22:setup_element:INFO:	Eye window for uplink 28: _____________XXXXX______________________
Data delay found: 35
13:17:22:setup_element:INFO:	Eye window for uplink 29: _______________XXXXXX___________________
Data delay found: 37
13:17:22:setup_element:INFO:	Eye window for uplink 30: __________________XXXXXX________________
Data delay found: 0
13:17:22:setup_element:INFO:	Eye window for uplink 31: _________________XXXXXXXX_______________
Data delay found: 0
13:17:22:setup_element:INFO:	Setting the data phase to 32 for uplink 24
13:17:22:setup_element:INFO:	Setting the data phase to 33 for uplink 25
13:17:22:setup_element:INFO:	Setting the data phase to 31 for uplink 26
13:17:22:setup_element:INFO:	Setting the data phase to 35 for uplink 27
13:17:22:setup_element:INFO:	Setting the data phase to 35 for uplink 28
13:17:22:setup_element:INFO:	Setting the data phase to 37 for uplink 29
13:17:22:setup_element:INFO:	Setting the data phase to 0 for uplink 30
13:17:22:setup_element:INFO:	Setting the data phase to 0 for uplink 31
==============================================OOO==============================================
13:17:22:setup_element:INFO:	Beginning SMX ASICs map scan
13:17:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:17:22:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:17:22:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
13:17:22:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
13:17:22:uplink:INFO:	Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
13:17:22:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 30
13:17:22:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 31
13:17:22:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 28
13:17:22:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 29
13:17:23:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 26
13:17:23:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 27
13:17:23:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 24
13:17:23:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 25
13:17:25:ST3_emu:INFO:	
Setup Element:
  Group: 0
  Downlink: 2
  Uplinks: [24, 25, 26, 27, 28, 29, 30, 31]
  ASICs Map:
    ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
  Clock Phase Characteristic:
    Optimal Phase: 31
    Window Length: 70
    Eye Windows:
      Uplink 24: _____________________________________________________________________XXXXXXXX___
      Uplink 25: _____________________________________________________________________XXXXXXXX___
      Uplink 26: ____________________________________________________________________XXXXXXXX____
      Uplink 27: ____________________________________________________________________XXXXXXXX____
      Uplink 28: ___________________________________________________________________XXXXXXXX_____
      Uplink 29: ___________________________________________________________________XXXXXXXX_____
      Uplink 30: ________________________________________________________________________________
      Uplink 31: ________________________________________________________________________________
  Data phase characteristics:
    Uplink 24:
      Optimal Phase: 32
      Window Length: 33
      Eye Window: _________XXXXXXX________________________
    Uplink 25:
      Optimal Phase: 33
      Window Length: 34
      Eye Window: ___________XXXXXX_______________________
    Uplink 26:
      Optimal Phase: 31
      Window Length: 34
      Eye Window: _________XXXXXX_________________________
    Uplink 27:
      Optimal Phase: 35
      Window Length: 33
      Eye Window: ____________XXXXXXX_____________________
    Uplink 28:
      Optimal Phase: 35
      Window Length: 35
      Eye Window: _____________XXXXX______________________
    Uplink 29:
      Optimal Phase: 37
      Window Length: 34
      Eye Window: _______________XXXXXX___________________
    Uplink 30:
      Optimal Phase: 0
      Window Length: 34
      Eye Window: __________________XXXXXX________________
    Uplink 31:
      Optimal Phase: 0
      Window Length: 32
      Eye Window: _________________XXXXXXXX_______________

==============================================OOO==============================================
13:17:25:setup_element:INFO:	Performing Elink synchronization
13:17:25:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:17:25:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:17:25:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
13:17:25:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
==============================================OOO==============================================
13:17:25:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 2
13:17:25:uplink:INFO:	Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 1   | [0]  |   2   |  0  |  [30]   |    2    | [(0, 30), (1, 31)]
 3   | [0]  |   2   |  0  |  [28]   |    2    | [(0, 28), (1, 29)]
 5   | [0]  |   2   |  0  |  [26]   |    2    | [(0, 26), (1, 27)]
 7   | [0]  |   2   |  0  |  [24]   |    2    | [(0, 24), (1, 25)]
|_________________________________________________________________________|
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_1_30 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_1_30 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_FEB_B__addr_1__upli_30
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_3_28 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_3_28 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_FEB_B__addr_3__upli_28
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_5_26 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_5_26 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_FEB_B__addr_5__upli_26
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_7_24 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_7_24 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_FEB_B__addr_7__upli_24
13:17:25:febtest:INFO:	Init all SMX (CSA): 30
13:17:32:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:17:33:febtest:INFO:	30-01 | XA-000-09-004-004-015-022-12 |  25.1 | 1183.3
13:17:33:febtest:INFO:	28-03 | XA-000-09-004-004-015-021-12 |  28.2 | 1171.5
13:17:33:febtest:INFO:	26-05 | XA-000-09-004-004-013-020-15 |  40.9 | 1130.0
13:17:33:febtest:INFO:	24-07 | XA-000-09-004-004-014-020-01 |  25.1 | 1195.1
13:17:34:febtest:INFO:	Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
13:17:36:ST3_smx:INFO:	chip: 30-1 	 25.062742 C 	 1195.082160 mV
13:17:36:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:36:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:36:ST3_smx:INFO:		Electrons
13:17:36:ST3_smx:INFO:	# loops 0
13:17:38:ST3_smx:INFO:	# loops 1
13:17:40:ST3_smx:INFO:	# loops 2
13:17:41:ST3_smx:INFO:	Total # of broken channels: 0
13:17:41:ST3_smx:INFO:	List of broken channels: []
13:17:41:ST3_smx:INFO:	Total # of broken channels: 0
13:17:41:ST3_smx:INFO:	List of broken channels: []
13:17:43:ST3_smx:INFO:	chip: 28-3 	 28.225000 C 	 1183.292940 mV
13:17:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:43:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:43:ST3_smx:INFO:		Electrons
13:17:43:ST3_smx:INFO:	# loops 0
13:17:45:ST3_smx:INFO:	# loops 1
13:17:46:ST3_smx:INFO:	# loops 2
13:17:48:ST3_smx:INFO:	Total # of broken channels: 1
13:17:48:ST3_smx:INFO:	List of broken channels: [12]
13:17:48:ST3_smx:INFO:	Total # of broken channels: 0
13:17:48:ST3_smx:INFO:	List of broken channels: []
13:17:49:ST3_smx:INFO:	chip: 26-5 	 40.898880 C 	 1135.937260 mV
13:17:49:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:49:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:49:ST3_smx:INFO:		Electrons
13:17:49:ST3_smx:INFO:	# loops 0
13:17:51:ST3_smx:INFO:	# loops 1
13:17:53:ST3_smx:INFO:	# loops 2
13:17:54:ST3_smx:INFO:	Total # of broken channels: 0
13:17:54:ST3_smx:INFO:	List of broken channels: []
13:17:54:ST3_smx:INFO:	Total # of broken channels: 0
13:17:54:ST3_smx:INFO:	List of broken channels: []
13:17:56:ST3_smx:INFO:	chip: 24-7 	 25.062742 C 	 1200.969315 mV
13:17:56:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:56:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:17:56:ST3_smx:INFO:		Electrons
13:17:56:ST3_smx:INFO:	# loops 0
13:17:58:ST3_smx:INFO:	# loops 1
13:17:59:ST3_smx:INFO:	# loops 2
13:18:01:ST3_smx:INFO:	Total # of broken channels: 0
13:18:01:ST3_smx:INFO:	List of broken channels: []
13:18:01:ST3_smx:INFO:	Total # of broken channels: 0
13:18:01:ST3_smx:INFO:	List of broken channels: []
13:18:01:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:18:01:febtest:INFO:	30-01 | XA-000-09-004-004-015-022-12 |  25.1 | 1212.7
13:18:02:febtest:INFO:	28-03 | XA-000-09-004-004-015-021-12 |  28.2 | 1201.0
13:18:02:febtest:INFO:	26-05 | XA-000-09-004-004-013-020-15 |  40.9 | 1159.7
13:18:02:febtest:INFO:	24-07 | XA-000-09-004-004-014-020-01 |  25.1 | 1218.6
############################################################
#                   S U M M A R Y                          #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_10_17-13_17_14
OPERATOR  : Oleksandr S.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 2265| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9454', '1.849', '1.2930']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0110', '1.850', '1.3000']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.451', '0.9927', '1.850', '0.2652']