
FEB_2272 13.11.24 09:39:39
TextEdit.txt
09:39:39:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 09:39:39:ST3_Shared:INFO: FEB-Sensor 09:39:39:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 09:40:10:ST3_ModuleSelector:DEBUG: M3DR2T2000122B2 09:40:10:ST3_ModuleSelector:DEBUG: L3DR200012 09:40:10:ST3_ModuleSelector:DEBUG: 08072 09:40:10:ST3_ModuleSelector:DEBUG: 62x42 09:40:10:ST3_ModuleSelector:DEBUG: A 09:40:10:ST3_ModuleSelector:DEBUG: M3DR2T2000122B2 09:40:10:ST3_ModuleSelector:DEBUG: L3DR200012 09:40:11:ST3_ModuleSelector:DEBUG: 08072 09:40:11:ST3_ModuleSelector:DEBUG: 62x42 09:40:11:ST3_ModuleSelector:DEBUG: A 09:40:26:ST3_ModuleSelector:INFO: M3DR2T2000122B2 09:40:26:ST3_ModuleSelector:INFO: 08072 09:40:26:febtest:INFO: Testing FEB with SN 2272 09:40:27:smx_tester:INFO: Scanning setup 09:40:27:elinks:INFO: Disabling clock on downlink 0 09:40:27:elinks:INFO: Disabling clock on downlink 1 09:40:27:elinks:INFO: Disabling clock on downlink 2 09:40:27:elinks:INFO: Disabling clock on downlink 3 09:40:27:elinks:INFO: Disabling clock on downlink 4 09:40:27:setup_element:INFO: Checking SOS, encoding_mode: SOS 09:40:27:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 09:40:28:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 09:40:28:elinks:INFO: Disabling clock on downlink 0 09:40:28:elinks:INFO: Disabling clock on downlink 1 09:40:28:elinks:INFO: Disabling clock on downlink 2 09:40:28:elinks:INFO: Disabling clock on downlink 3 09:40:28:elinks:INFO: Disabling clock on downlink 4 09:40:28:setup_element:INFO: Checking SOS, encoding_mode: SOS 09:40:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 09:40:28:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 09:40:28:elinks:INFO: Disabling clock on downlink 0 09:40:28:elinks:INFO: Disabling clock on downlink 1 09:40:28:elinks:INFO: Disabling clock on downlink 2 09:40:28:elinks:INFO: Disabling clock on downlink 3 09:40:28:elinks:INFO: Disabling clock on downlink 4 09:40:28:setup_element:INFO: Checking SOS, encoding_mode: SOS 09:40:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 09:40:28:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 09:40:28:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 09:40:28:elinks:INFO: Disabling clock on downlink 0 09:40:28:elinks:INFO: Disabling clock on downlink 1 09:40:28:elinks:INFO: Disabling clock on downlink 2 09:40:28:elinks:INFO: Disabling clock on downlink 3 09:40:28:elinks:INFO: Disabling clock on downlink 4 09:40:28:setup_element:INFO: Checking SOS, encoding_mode: SOS 09:40:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 09:40:28:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 09:40:28:elinks:INFO: Disabling clock on downlink 0 09:40:28:elinks:INFO: Disabling clock on downlink 1 09:40:28:elinks:INFO: Disabling clock on downlink 2 09:40:28:elinks:INFO: Disabling clock on downlink 3 09:40:28:elinks:INFO: Disabling clock on downlink 4 09:40:28:setup_element:INFO: Checking SOS, encoding_mode: SOS 09:40:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 09:40:28:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection ==============================================OOO============================================== 09:40:28:setup_element:INFO: Scanning clock phase 09:40:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 09:40:28:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 09:40:28:setup_element:INFO: Clock phase scan results for group 0, downlink 2 09:40:28:setup_element:INFO: Eye window for uplink 16: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 09:40:28:setup_element:INFO: Eye window for uplink 17: ______________________________________________________________________XXXXXXXX__ Clock Delay: 33 09:40:28:setup_element:INFO: Eye window for uplink 18: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 19: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 20: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 21: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 22: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 23: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 24: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 25: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 26: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 27: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 09:40:28:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________________ Clock Delay: 40 09:40:28:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________________ Clock Delay: 40 09:40:28:setup_element:INFO: Eye window for uplink 30: _______________________________________________________________________XXXXXXX__ Clock Delay: 34 09:40:28:setup_element:INFO: Eye window for uplink 31: _______________________________________________________________________XXXXXXX__ Clock Delay: 34 09:40:29:setup_element:INFO: Setting the clock phase to 32 for group 0, downlink 2 ==============================================OOO============================================== 09:40:29:setup_element:INFO: Scanning data phases 09:40:29:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 09:40:29:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 09:40:34:setup_element:INFO: Data phase scan results for group 0, downlink 2 09:40:34:setup_element:INFO: Eye window for uplink 16: _XXXX__________________________________X Data delay found: 21 09:40:34:setup_element:INFO: Eye window for uplink 17: XXX___________________________________XX Data delay found: 20 09:40:34:setup_element:INFO: Eye window for uplink 18: X__________________________________XXXX_ Data delay found: 17 09:40:34:setup_element:INFO: Eye window for uplink 19: _________________________________XXXXX__ Data delay found: 15 09:40:34:setup_element:INFO: Eye window for uplink 20: XX___________________________________XXX Data delay found: 19 09:40:34:setup_element:INFO: Eye window for uplink 21: XX_________________________________XXXXX Data delay found: 18 09:40:34:setup_element:INFO: Eye window for uplink 22: XXX__________________________________XXX Data delay found: 19 09:40:34:setup_element:INFO: Eye window for uplink 23: XXXXXX_____________________________XXXXX Data delay found: 20 09:40:34:setup_element:INFO: Eye window for uplink 24: __________XXXXX_________________________ Data delay found: 32 09:40:34:setup_element:INFO: Eye window for uplink 25: ____________XXXXX_______________________ Data delay found: 34 09:40:34:setup_element:INFO: Eye window for uplink 26: __________XXXXX_________________________ Data delay found: 32 09:40:34:setup_element:INFO: Eye window for uplink 27: _____________XXXXXX_____________________ Data delay found: 35 09:40:34:setup_element:INFO: Eye window for uplink 28: _____________XXXXX______________________ Data delay found: 35 09:40:34:setup_element:INFO: Eye window for uplink 29: _______________XXXXXX___________________ Data delay found: 37 09:40:34:setup_element:INFO: Eye window for uplink 30: ________________XXXXXX__________________ Data delay found: 38 09:40:34:setup_element:INFO: Eye window for uplink 31: ________________XXXXXXX_________________ Data delay found: 39 09:40:34:setup_element:INFO: Setting the data phase to 21 for uplink 16 09:40:34:setup_element:INFO: Setting the data phase to 20 for uplink 17 09:40:34:setup_element:INFO: Setting the data phase to 17 for uplink 18 09:40:34:setup_element:INFO: Setting the data phase to 15 for uplink 19 09:40:34:setup_element:INFO: Setting the data phase to 19 for uplink 20 09:40:34:setup_element:INFO: Setting the data phase to 18 for uplink 21 09:40:34:setup_element:INFO: Setting the data phase to 19 for uplink 22 09:40:34:setup_element:INFO: Setting the data phase to 20 for uplink 23 09:40:34:setup_element:INFO: Setting the data phase to 32 for uplink 24 09:40:34:setup_element:INFO: Setting the data phase to 34 for uplink 25 09:40:34:setup_element:INFO: Setting the data phase to 32 for uplink 26 09:40:34:setup_element:INFO: Setting the data phase to 35 for uplink 27 09:40:34:setup_element:INFO: Setting the data phase to 35 for uplink 28 09:40:34:setup_element:INFO: Setting the data phase to 37 for uplink 29 09:40:34:setup_element:INFO: Setting the data phase to 38 for uplink 30 09:40:34:setup_element:INFO: Setting the data phase to 39 for uplink 31 ==============================================OOO============================================== 09:40:34:setup_element:INFO: Beginning SMX ASICs map scan 09:40:34:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 09:40:34:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 09:40:34:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 09:40:34:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 09:40:34:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 09:40:34:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 09:40:34:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 09:40:34:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 09:40:34:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 09:40:34:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 09:40:34:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 09:40:35:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 09:40:35:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 09:40:35:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 09:40:35:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 09:40:35:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 09:40:35:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 09:40:35:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 09:40:35:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 09:40:35:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 09:40:35:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 09:40:37:ST3_emu:INFO: Setup Element: Group: 0 Downlink: 2 Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22) ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31) ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20) ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29) ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18) ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27) ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16) ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25) Clock Phase Characteristic: Optimal Phase: 32 Window Length: 70 Eye Windows: Uplink 16: ______________________________________________________________________XXXXXXXX__ Uplink 17: ______________________________________________________________________XXXXXXXX__ Uplink 18: _____________________________________________________________________XXXXXXXX___ Uplink 19: _____________________________________________________________________XXXXXXXX___ Uplink 20: _____________________________________________________________________XXXXXXXX___ Uplink 21: _____________________________________________________________________XXXXXXXX___ Uplink 22: _____________________________________________________________________XXXXXXXX___ Uplink 23: _____________________________________________________________________XXXXXXXX___ Uplink 24: _____________________________________________________________________XXXXXXXX___ Uplink 25: _____________________________________________________________________XXXXXXXX___ Uplink 26: ____________________________________________________________________XXXXXXXXX___ Uplink 27: ____________________________________________________________________XXXXXXXXX___ Uplink 28: ________________________________________________________________________________ Uplink 29: ________________________________________________________________________________ Uplink 30: _______________________________________________________________________XXXXXXX__ Uplink 31: _______________________________________________________________________XXXXXXX__ Data phase characteristics: Uplink 16: Optimal Phase: 21 Window Length: 34 Eye Window: _XXXX__________________________________X Uplink 17: Optimal Phase: 20 Window Length: 35 Eye Window: XXX___________________________________XX Uplink 18: Optimal Phase: 17 Window Length: 34 Eye Window: X__________________________________XXXX_ Uplink 19: Optimal Phase: 15 Window Length: 35 Eye Window: _________________________________XXXXX__ Uplink 20: Optimal Phase: 19 Window Length: 35 Eye Window: XX___________________________________XXX Uplink 21: Optimal Phase: 18 Window Length: 33 Eye Window: XX_________________________________XXXXX Uplink 22: Optimal Phase: 19 Window Length: 34 Eye Window: XXX__________________________________XXX Uplink 23: Optimal Phase: 20 Window Length: 29 Eye Window: XXXXXX_____________________________XXXXX Uplink 24: Optimal Phase: 32 Window Length: 35 Eye Window: __________XXXXX_________________________ Uplink 25: Optimal Phase: 34 Window Length: 35 Eye Window: ____________XXXXX_______________________ Uplink 26: Optimal Phase: 32 Window Length: 35 Eye Window: __________XXXXX_________________________ Uplink 27: Optimal Phase: 35 Window Length: 34 Eye Window: _____________XXXXXX_____________________ Uplink 28: Optimal Phase: 35 Window Length: 35 Eye Window: _____________XXXXX______________________ Uplink 29: Optimal Phase: 37 Window Length: 34 Eye Window: _______________XXXXXX___________________ Uplink 30: Optimal Phase: 38 Window Length: 34 Eye Window: ________________XXXXXX__________________ Uplink 31: Optimal Phase: 39 Window Length: 33 Eye Window: ________________XXXXXXX_________________ ==============================================OOO============================================== 09:40:37:setup_element:INFO: Performing Elink synchronization 09:40:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 09:40:37:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 09:40:37:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 09:40:37:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] ==============================================OOO============================================== 09:40:37:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 09:40:37:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] ==============================================OOO============================================== |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 09:40:38:febtest:INFO: Init all SMX (CSA): 30 09:40:52:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 09:40:53:febtest:INFO: 23-00 | XA-000-09-004-012-011-007-02 | 25.1 | 1195.1 09:40:53:febtest:INFO: 30-01 | XA-000-09-004-012-009-003-01 | 34.6 | 1147.8 09:40:53:febtest:INFO: 21-02 | XA-000-09-004-012-010-010-15 | 21.9 | 1206.9 09:40:53:febtest:INFO: 28-03 | XA-000-09-004-012-008-003-12 | 44.1 | 1118.1 09:40:53:febtest:INFO: 19-04 | XA-000-09-004-012-010-009-15 | 28.2 | 1189.2 09:40:54:febtest:INFO: 26-05 | XA-000-09-004-012-010-008-15 | 37.7 | 1130.0 09:40:54:febtest:INFO: 17-06 | XA-000-09-004-012-012-007-10 | 31.4 | 1183.3 09:40:54:febtest:INFO: 24-07 | XA-000-09-004-012-012-008-10 | 31.4 | 1159.7 09:40:55:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 09:40:57:ST3_smx:INFO: chip: 23-0 25.062742 C 1206.851500 mV 09:40:57:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:40:57:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:40:57:ST3_smx:INFO: Electrons 09:40:57:ST3_smx:INFO: # loops 0 09:40:59:ST3_smx:INFO: # loops 1 09:41:00:ST3_smx:INFO: # loops 2 09:41:02:ST3_smx:INFO: # loops 3 09:41:04:ST3_smx:INFO: # loops 4 09:41:06:ST3_smx:INFO: Total # of broken channels: 0 09:41:06:ST3_smx:INFO: List of broken channels: [] 09:41:06:ST3_smx:INFO: Total # of broken channels: 0 09:41:06:ST3_smx:INFO: List of broken channels: [] 09:41:07:ST3_smx:INFO: chip: 30-1 34.556970 C 1165.571835 mV 09:41:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:07:ST3_smx:INFO: Electrons 09:41:07:ST3_smx:INFO: # loops 0 09:41:09:ST3_smx:INFO: # loops 1 09:41:10:ST3_smx:INFO: # loops 2 09:41:12:ST3_smx:INFO: # loops 3 09:41:14:ST3_smx:INFO: # loops 4 09:41:15:ST3_smx:INFO: Total # of broken channels: 0 09:41:15:ST3_smx:INFO: List of broken channels: [] 09:41:15:ST3_smx:INFO: Total # of broken channels: 0 09:41:15:ST3_smx:INFO: List of broken channels: [] 09:41:17:ST3_smx:INFO: chip: 21-2 21.902970 C 1212.728715 mV 09:41:17:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:17:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:17:ST3_smx:INFO: Electrons 09:41:17:ST3_smx:INFO: # loops 0 09:41:19:ST3_smx:INFO: # loops 1 09:41:20:ST3_smx:INFO: # loops 2 09:41:22:ST3_smx:INFO: # loops 3 09:41:24:ST3_smx:INFO: # loops 4 09:41:25:ST3_smx:INFO: Total # of broken channels: 0 09:41:25:ST3_smx:INFO: List of broken channels: [] 09:41:25:ST3_smx:INFO: Total # of broken channels: 0 09:41:25:ST3_smx:INFO: List of broken channels: [] 09:41:27:ST3_smx:INFO: chip: 28-3 40.898880 C 1129.995435 mV 09:41:27:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:27:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:27:ST3_smx:INFO: Electrons 09:41:27:ST3_smx:INFO: # loops 0 09:41:29:ST3_smx:INFO: # loops 1 09:41:30:ST3_smx:INFO: # loops 2 09:41:32:ST3_smx:INFO: # loops 3 09:41:33:ST3_smx:INFO: # loops 4 09:41:35:ST3_smx:INFO: Total # of broken channels: 0 09:41:35:ST3_smx:INFO: List of broken channels: [] 09:41:35:ST3_smx:INFO: Total # of broken channels: 13 09:41:35:ST3_smx:INFO: List of broken channels: [71, 73, 75, 77, 79, 83, 85, 87, 89, 99, 101, 103, 105] 09:41:37:ST3_smx:INFO: chip: 19-4 31.389742 C 1200.969315 mV 09:41:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:37:ST3_smx:INFO: Electrons 09:41:37:ST3_smx:INFO: # loops 0 09:41:38:ST3_smx:INFO: # loops 1 09:41:40:ST3_smx:INFO: # loops 2 09:41:42:ST3_smx:INFO: # loops 3 09:41:43:ST3_smx:INFO: # loops 4 09:41:45:ST3_smx:INFO: Total # of broken channels: 0 09:41:45:ST3_smx:INFO: List of broken channels: [] 09:41:45:ST3_smx:INFO: Total # of broken channels: 0 09:41:45:ST3_smx:INFO: List of broken channels: [] 09:41:47:ST3_smx:INFO: chip: 26-5 40.898880 C 1141.874115 mV 09:41:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:47:ST3_smx:INFO: Electrons 09:41:47:ST3_smx:INFO: # loops 0 09:41:48:ST3_smx:INFO: # loops 1 09:41:50:ST3_smx:INFO: # loops 2 09:41:52:ST3_smx:INFO: # loops 3 09:41:53:ST3_smx:INFO: # loops 4 09:41:55:ST3_smx:INFO: Total # of broken channels: 0 09:41:55:ST3_smx:INFO: List of broken channels: [] 09:41:55:ST3_smx:INFO: Total # of broken channels: 0 09:41:55:ST3_smx:INFO: List of broken channels: [] 09:41:56:ST3_smx:INFO: chip: 17-6 34.556970 C 1195.082160 mV 09:41:56:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:56:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:41:56:ST3_smx:INFO: Electrons 09:41:57:ST3_smx:INFO: # loops 0 09:41:58:ST3_smx:INFO: # loops 1 09:42:00:ST3_smx:INFO: # loops 2 09:42:01:ST3_smx:INFO: # loops 3 09:42:03:ST3_smx:INFO: # loops 4 09:42:05:ST3_smx:INFO: Total # of broken channels: 0 09:42:05:ST3_smx:INFO: List of broken channels: [] 09:42:05:ST3_smx:INFO: Total # of broken channels: 0 09:42:05:ST3_smx:INFO: List of broken channels: [] 09:42:06:ST3_smx:INFO: chip: 24-7 34.556970 C 1171.483840 mV 09:42:06:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:42:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 09:42:07:ST3_smx:INFO: Electrons 09:42:07:ST3_smx:INFO: # loops 0 09:42:08:ST3_smx:INFO: # loops 1 09:42:10:ST3_smx:INFO: # loops 2 09:42:11:ST3_smx:INFO: # loops 3 09:42:13:ST3_smx:INFO: # loops 4 09:42:15:ST3_smx:INFO: Total # of broken channels: 0 09:42:15:ST3_smx:INFO: List of broken channels: [] 09:42:15:ST3_smx:INFO: Total # of broken channels: 0 09:42:15:ST3_smx:INFO: List of broken channels: [] 09:42:15:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 09:42:15:febtest:INFO: 23-00 | XA-000-09-004-012-011-007-02 | 28.2 | 1224.5 09:42:15:febtest:INFO: 30-01 | XA-000-09-004-012-009-003-01 | 34.6 | 1183.3 09:42:16:febtest:INFO: 21-02 | XA-000-09-004-012-010-010-15 | 21.9 | 1236.2 09:42:16:febtest:INFO: 28-03 | XA-000-09-004-012-008-003-12 | 44.1 | 1153.7 09:42:16:febtest:INFO: 19-04 | XA-000-09-004-012-010-009-15 | 31.4 | 1218.6 09:42:16:febtest:INFO: 26-05 | XA-000-09-004-012-010-008-15 | 40.9 | 1165.6 09:42:17:febtest:INFO: 17-06 | XA-000-09-004-012-012-007-10 | 34.6 | 1218.6 09:42:17:febtest:INFO: 24-07 | XA-000-09-004-012-012-008-10 | 34.6 | 1195.1 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Sensor TEST_DATE : 24_11_13-09_39_39 OPERATOR : Carmen S.; SITE : GSI | SETUP : GSI_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 2272| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ SENSOR_NAME: 08072 | SIZE: 62x42 | GRADE: A MODULE_NAME: M3DR2T2000122B2 LADDER_NAME: L3DR200012 ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.5670', '1.848', '2.1390'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0230', '1.850', '2.6200'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9950', '1.850', '0.5324']