FEB_2276 07.11.24 10:08:03
Info
10:08:03:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:08:03:ST3_Shared:INFO: FEB-Microcable
10:08:03:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:08:03:febtest:INFO: Testing FEB with SN 2276
10:08:05:smx_tester:INFO: Scanning setup
10:08:05:elinks:INFO: Disabling clock on downlink 0
10:08:05:elinks:INFO: Disabling clock on downlink 1
10:08:05:elinks:INFO: Disabling clock on downlink 2
10:08:05:elinks:INFO: Disabling clock on downlink 3
10:08:05:elinks:INFO: Disabling clock on downlink 4
10:08:05:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:08:05:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
10:08:05:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:08:05:elinks:INFO: Disabling clock on downlink 0
10:08:05:elinks:INFO: Disabling clock on downlink 1
10:08:05:elinks:INFO: Disabling clock on downlink 2
10:08:05:elinks:INFO: Disabling clock on downlink 3
10:08:05:elinks:INFO: Disabling clock on downlink 4
10:08:05:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:08:05:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
10:08:05:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:08:05:elinks:INFO: Disabling clock on downlink 0
10:08:05:elinks:INFO: Disabling clock on downlink 1
10:08:05:elinks:INFO: Disabling clock on downlink 2
10:08:05:elinks:INFO: Disabling clock on downlink 3
10:08:05:elinks:INFO: Disabling clock on downlink 4
10:08:05:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:08:05:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
10:08:05:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
10:08:05:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:08:05:elinks:INFO: Disabling clock on downlink 0
10:08:05:elinks:INFO: Disabling clock on downlink 1
10:08:06:elinks:INFO: Disabling clock on downlink 2
10:08:06:elinks:INFO: Disabling clock on downlink 3
10:08:06:elinks:INFO: Disabling clock on downlink 4
10:08:06:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:08:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
10:08:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:08:06:elinks:INFO: Disabling clock on downlink 0
10:08:06:elinks:INFO: Disabling clock on downlink 1
10:08:06:elinks:INFO: Disabling clock on downlink 2
10:08:06:elinks:INFO: Disabling clock on downlink 3
10:08:06:elinks:INFO: Disabling clock on downlink 4
10:08:06:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:08:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
10:08:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
10:08:06:setup_element:INFO: Scanning clock phase
10:08:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:08:06:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:08:06:setup_element:INFO: Clock phase scan results for group 0, downlink 2
10:08:06:setup_element:INFO: Eye window for uplink 16: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 17: ______________________________________________________________________XXXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 18: __________________________________________________________________XXXXXXX_______
Clock Delay: 29
10:08:06:setup_element:INFO: Eye window for uplink 19: __________________________________________________________________XXXXXXX_______
Clock Delay: 29
10:08:06:setup_element:INFO: Eye window for uplink 22: _____________________________________________________________________XXXXXXXXX__
Clock Delay: 33
10:08:06:setup_element:INFO: Eye window for uplink 23: _____________________________________________________________________XXXXXXXXX__
Clock Delay: 33
10:08:06:setup_element:INFO: Eye window for uplink 24: _______________________________________________________________________XXXXXXX__
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 25: _______________________________________________________________________XXXXXXX__
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 26: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 27: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 28: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 29: _______________________________________________________________________XXXXXXXX_
Clock Delay: 34
10:08:06:setup_element:INFO: Eye window for uplink 30: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
10:08:06:setup_element:INFO: Eye window for uplink 31: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
10:08:06:setup_element:INFO: Setting the clock phase to 32 for group 0, downlink 2
==============================================OOO==============================================
10:08:06:setup_element:INFO: Scanning data phases
10:08:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:08:06:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:08:12:setup_element:INFO: Data phase scan results for group 0, downlink 2
10:08:12:setup_element:INFO: Eye window for uplink 16: __XXXXX_________________________________
Data delay found: 24
10:08:12:setup_element:INFO: Eye window for uplink 17: _XXXX__________________________________X
Data delay found: 21
10:08:12:setup_element:INFO: Eye window for uplink 18: _____________________________XXXXXX_____
Data delay found: 11
10:08:12:setup_element:INFO: Eye window for uplink 19: ____________________________XXXXX_______
Data delay found: 10
10:08:12:setup_element:INFO: Eye window for uplink 22: XXXXX_______________________________XXXX
Data delay found: 20
10:08:12:setup_element:INFO: Eye window for uplink 23: XXXXXXX_____________________________XXXX
Data delay found: 21
10:08:12:setup_element:INFO: Eye window for uplink 24: _____________XXXXX______________________
Data delay found: 35
10:08:12:setup_element:INFO: Eye window for uplink 25: _______________XXXXX____________________
Data delay found: 37
10:08:12:setup_element:INFO: Eye window for uplink 26: _____________XXXXX______________________
Data delay found: 35
10:08:12:setup_element:INFO: Eye window for uplink 27: ________________XXXXXX__________________
Data delay found: 38
10:08:12:setup_element:INFO: Eye window for uplink 28: ___________________XXXXX________________
Data delay found: 1
10:08:12:setup_element:INFO: Eye window for uplink 29: _____________________XXXXXX_____________
Data delay found: 3
10:08:12:setup_element:INFO: Eye window for uplink 30: ____________________XXXXXXX_____________
Data delay found: 3
10:08:12:setup_element:INFO: Eye window for uplink 31: _____________________XXXXXX_____________
Data delay found: 3
10:08:12:setup_element:INFO: Setting the data phase to 24 for uplink 16
10:08:12:setup_element:INFO: Setting the data phase to 21 for uplink 17
10:08:12:setup_element:INFO: Setting the data phase to 11 for uplink 18
10:08:12:setup_element:INFO: Setting the data phase to 10 for uplink 19
10:08:12:setup_element:INFO: Setting the data phase to 20 for uplink 22
10:08:12:setup_element:INFO: Setting the data phase to 21 for uplink 23
10:08:12:setup_element:INFO: Setting the data phase to 35 for uplink 24
10:08:12:setup_element:INFO: Setting the data phase to 37 for uplink 25
10:08:12:setup_element:INFO: Setting the data phase to 35 for uplink 26
10:08:12:setup_element:INFO: Setting the data phase to 38 for uplink 27
10:08:12:setup_element:INFO: Setting the data phase to 1 for uplink 28
10:08:12:setup_element:INFO: Setting the data phase to 3 for uplink 29
10:08:12:setup_element:INFO: Setting the data phase to 3 for uplink 30
10:08:12:setup_element:INFO: Setting the data phase to 3 for uplink 31
==============================================OOO==============================================
10:08:12:setup_element:INFO: Beginning SMX ASICs map scan
10:08:12:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:08:12:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:08:12:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
10:08:12:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
10:08:12:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
10:08:12:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23
10:08:12:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22
10:08:12:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
10:08:12:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
10:08:12:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
10:08:12:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
10:08:13:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19
10:08:13:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18
10:08:13:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
10:08:13:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
10:08:13:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17
10:08:13:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16
10:08:13:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
10:08:13:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
10:08:15:ST3_emu:INFO:
Setup Element:
Group: 0
Downlink: 2
Uplinks: [16, 17, 18, 19, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
ASICs Map:
ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22)
ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18)
ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16)
ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
Clock Phase Characteristic:
Optimal Phase: 32
Window Length: 66
Eye Windows:
Uplink 16: ______________________________________________________________________XXXXXXXXX_
Uplink 17: ______________________________________________________________________XXXXXXXXX_
Uplink 18: __________________________________________________________________XXXXXXX_______
Uplink 19: __________________________________________________________________XXXXXXX_______
Uplink 22: _____________________________________________________________________XXXXXXXXX__
Uplink 23: _____________________________________________________________________XXXXXXXXX__
Uplink 24: _______________________________________________________________________XXXXXXX__
Uplink 25: _______________________________________________________________________XXXXXXX__
Uplink 26: _______________________________________________________________________XXXXXXXX_
Uplink 27: _______________________________________________________________________XXXXXXXX_
Uplink 28: _______________________________________________________________________XXXXXXXX_
Uplink 29: _______________________________________________________________________XXXXXXXX_
Uplink 30: ________________________________________________________________________XXXXXXXX
Uplink 31: ________________________________________________________________________XXXXXXXX
Data phase characteristics:
Uplink 16:
Optimal Phase: 24
Window Length: 35
Eye Window: __XXXXX_________________________________
Uplink 17:
Optimal Phase: 21
Window Length: 34
Eye Window: _XXXX__________________________________X
Uplink 18:
Optimal Phase: 11
Window Length: 34
Eye Window: _____________________________XXXXXX_____
Uplink 19:
Optimal Phase: 10
Window Length: 35
Eye Window: ____________________________XXXXX_______
Uplink 22:
Optimal Phase: 20
Window Length: 31
Eye Window: XXXXX_______________________________XXXX
Uplink 23:
Optimal Phase: 21
Window Length: 29
Eye Window: XXXXXXX_____________________________XXXX
Uplink 24:
Optimal Phase: 35
Window Length: 35
Eye Window: _____________XXXXX______________________
Uplink 25:
Optimal Phase: 37
Window Length: 35
Eye Window: _______________XXXXX____________________
Uplink 26:
Optimal Phase: 35
Window Length: 35
Eye Window: _____________XXXXX______________________
Uplink 27:
Optimal Phase: 38
Window Length: 34
Eye Window: ________________XXXXXX__________________
Uplink 28:
Optimal Phase: 1
Window Length: 35
Eye Window: ___________________XXXXX________________
Uplink 29:
Optimal Phase: 3
Window Length: 34
Eye Window: _____________________XXXXXX_____________
Uplink 30:
Optimal Phase: 3
Window Length: 33
Eye Window: ____________________XXXXXXX_____________
Uplink 31:
Optimal Phase: 3
Window Length: 34
Eye Window: _____________________XXXXXX_____________
==============================================OOO==============================================
10:08:15:setup_element:INFO: Performing Elink synchronization
10:08:15:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:08:15:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:08:15:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
10:08:15:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
==============================================OOO==============================================
10:08:15:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
10:08:15:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)]
1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)]
3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)]
4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)]
5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)]
6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)]
7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)]
|_________________________________________________________________________|
10:08:15:febtest:INFO: Init all SMX (CSA): 30
10:08:27:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:08:27:febtest:INFO: 23-00 | XA-000-09-004-005-014-014-14 | 21.9 | 1189.2
10:08:28:febtest:INFO: 30-01 | XA-000-08-002-003-007-164-03 | 12.4 | 1218.6
10:08:28:febtest:INFO: 28-03 | XA-000-09-004-005-018-020-15 | 25.1 | 1171.5
10:08:28:febtest:INFO: 19-04 | XA-013-08-002-003-007-021-02 | 34.6 | 1177.4
10:08:28:febtest:INFO: 26-05 | XA-000-09-004-005-018-019-15 | 25.1 | 1177.4
10:08:29:febtest:INFO: 17-06 | XA-000-08-002-003-007-165-03 | 31.4 | 1183.3
10:08:29:febtest:INFO: 24-07 | XA-000-09-004-004-018-011-00 | 34.6 | 1159.7
10:08:30:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
10:08:30:febtest:ERROR: HW addres 3 != 2
10:08:35:ST3_smx:INFO: chip: 23-0 21.902970 C 1195.082160 mV
10:08:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:35:ST3_smx:INFO: Electrons
10:08:35:ST3_smx:INFO: # loops 0
10:08:37:ST3_smx:INFO: # loops 1
10:08:38:ST3_smx:INFO: # loops 2
10:08:40:ST3_smx:INFO: Total # of broken channels: 1
10:08:40:ST3_smx:INFO: List of broken channels: [2]
10:08:40:ST3_smx:INFO: Total # of broken channels: 8
10:08:40:ST3_smx:INFO: List of broken channels: [2, 20, 26, 32, 33, 104, 106, 118]
10:08:42:ST3_smx:INFO: chip: 30-1 12.438562 C 1236.187875 mV
10:08:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:42:ST3_smx:INFO: Electrons
10:08:42:ST3_smx:INFO: # loops 0
10:08:43:ST3_smx:INFO: # loops 1
10:08:45:ST3_smx:INFO: # loops 2
10:08:46:ST3_smx:INFO: Total # of broken channels: 0
10:08:46:ST3_smx:INFO: List of broken channels: []
10:08:46:ST3_smx:INFO: Total # of broken channels: 10
10:08:46:ST3_smx:INFO: List of broken channels: [1, 11, 13, 19, 25, 29, 31, 33, 57, 101]
10:08:48:ST3_smx:INFO: chip: 28-3 25.062742 C 1183.292940 mV
10:08:48:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:48:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:48:ST3_smx:INFO: Electrons
10:08:48:ST3_smx:INFO: # loops 0
10:08:50:ST3_smx:INFO: # loops 1
10:08:51:ST3_smx:INFO: # loops 2
10:08:53:ST3_smx:INFO: Total # of broken channels: 0
10:08:53:ST3_smx:INFO: List of broken channels: []
10:08:53:ST3_smx:INFO: Total # of broken channels: 4
10:08:53:ST3_smx:INFO: List of broken channels: [2, 10, 24, 50]
10:08:54:ST3_smx:INFO: chip: 19-4 34.556970 C 1183.292940 mV
10:08:54:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:54:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:08:54:ST3_smx:INFO: Electrons
10:08:54:ST3_smx:INFO: # loops 0
10:08:56:ST3_smx:INFO: # loops 1
10:08:58:ST3_smx:INFO: # loops 2
10:08:59:ST3_smx:INFO: Total # of broken channels: 1
10:08:59:ST3_smx:INFO: List of broken channels: [0]
10:08:59:ST3_smx:INFO: Total # of broken channels: 7
10:08:59:ST3_smx:INFO: List of broken channels: [0, 4, 6, 70, 98, 116, 118]
10:09:01:ST3_smx:INFO: chip: 26-5 25.062742 C 1189.190035 mV
10:09:01:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:01:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:01:ST3_smx:INFO: Electrons
10:09:01:ST3_smx:INFO: # loops 0
10:09:02:ST3_smx:INFO: # loops 1
10:09:04:ST3_smx:INFO: # loops 2
10:09:05:ST3_smx:INFO: Total # of broken channels: 0
10:09:05:ST3_smx:INFO: List of broken channels: []
10:09:05:ST3_smx:INFO: Total # of broken channels: 2
10:09:05:ST3_smx:INFO: List of broken channels: [62, 68]
10:09:07:ST3_smx:INFO: chip: 17-6 31.389742 C 1189.190035 mV
10:09:07:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:07:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:07:ST3_smx:INFO: Electrons
10:09:07:ST3_smx:INFO: # loops 0
10:09:09:ST3_smx:INFO: # loops 1
10:09:10:ST3_smx:INFO: # loops 2
10:09:12:ST3_smx:INFO: Total # of broken channels: 1
10:09:12:ST3_smx:INFO: List of broken channels: [28]
10:09:12:ST3_smx:INFO: Total # of broken channels: 0
10:09:12:ST3_smx:INFO: List of broken channels: []
10:09:14:ST3_smx:INFO: chip: 24-7 34.556970 C 1177.390875 mV
10:09:14:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:14:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:09:14:ST3_smx:INFO: Electrons
10:09:14:ST3_smx:INFO: # loops 0
10:09:15:ST3_smx:INFO: # loops 1
10:09:17:ST3_smx:INFO: # loops 2
10:09:18:ST3_smx:INFO: Total # of broken channels: 0
10:09:18:ST3_smx:INFO: List of broken channels: []
10:09:18:ST3_smx:INFO: Total # of broken channels: 1
10:09:18:ST3_smx:INFO: List of broken channels: [118]
10:09:19:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:09:19:febtest:INFO: 23-00 | XA-000-09-004-005-014-014-14 | 25.1 | 1218.6
10:09:19:febtest:INFO: 30-01 | XA-000-08-002-003-007-164-03 | 12.4 | 1259.6
10:09:19:febtest:INFO: 28-03 | XA-000-09-004-005-018-020-15 | 28.2 | 1201.0
10:09:20:febtest:INFO: 19-04 | XA-013-08-002-003-007-021-02 | 34.6 | 1201.0
10:09:20:febtest:INFO: 26-05 | XA-000-09-004-005-018-019-15 | 25.1 | 1212.7
10:09:20:febtest:INFO: 17-06 | XA-000-08-002-003-007-165-03 | 31.4 | 1206.9
10:09:20:febtest:INFO: 24-07 | XA-000-09-004-004-018-011-00 | 34.6 | 1247.9
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_11_07-10_08_03
OPERATOR : Oleksandr S.;
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 2276| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.450', '0.0003', '1.851', '0.0002', '2.450', '1.4320', '1.848', '2.3200']
VI_after__Init : ['2.450', '0.0003', '1.850', '0.0002', '2.450', '1.9470', '1.850', '2.4140']
VI_at__the_End : ['2.450', '0.0003', '1.850', '0.0002', '2.450', '1.9050', '1.850', '0.7437']