
FEB_2334 04.02.25 14:06:53
TextEdit.txt
14:06:53:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:06:53:ST3_Shared:INFO: FEB-Microcable 14:06:53:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:06:53:febtest:INFO: Testing FEB with SN 2334 14:06:55:smx_tester:INFO: Scanning setup 14:06:55:elinks:INFO: Disabling clock on downlink 0 14:06:55:elinks:INFO: Disabling clock on downlink 1 14:06:55:elinks:INFO: Disabling clock on downlink 2 14:06:55:elinks:INFO: Disabling clock on downlink 3 14:06:55:elinks:INFO: Disabling clock on downlink 4 14:06:55:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 14:06:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:06:55:elinks:INFO: Disabling clock on downlink 0 14:06:55:elinks:INFO: Disabling clock on downlink 1 14:06:55:elinks:INFO: Disabling clock on downlink 2 14:06:55:elinks:INFO: Disabling clock on downlink 3 14:06:55:elinks:INFO: Disabling clock on downlink 4 14:06:55:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 14:06:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:06:55:elinks:INFO: Disabling clock on downlink 0 14:06:55:elinks:INFO: Disabling clock on downlink 1 14:06:55:elinks:INFO: Disabling clock on downlink 2 14:06:55:elinks:INFO: Disabling clock on downlink 3 14:06:55:elinks:INFO: Disabling clock on downlink 4 14:06:55:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 14:06:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 14:06:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:06:55:elinks:INFO: Disabling clock on downlink 0 14:06:55:elinks:INFO: Disabling clock on downlink 1 14:06:55:elinks:INFO: Disabling clock on downlink 2 14:06:55:elinks:INFO: Disabling clock on downlink 3 14:06:55:elinks:INFO: Disabling clock on downlink 4 14:06:55:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 14:06:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:06:55:elinks:INFO: Disabling clock on downlink 0 14:06:55:elinks:INFO: Disabling clock on downlink 1 14:06:55:elinks:INFO: Disabling clock on downlink 2 14:06:55:elinks:INFO: Disabling clock on downlink 3 14:06:55:elinks:INFO: Disabling clock on downlink 4 14:06:55:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 14:06:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection ==============================================OOO============================================== 14:06:55:setup_element:INFO: Scanning clock phase 14:06:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:06:56:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:06:56:setup_element:INFO: Clock phase scan results for group 0, downlink 2 14:06:56:setup_element:INFO: Eye window for uplink 24: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Eye window for uplink 25: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Eye window for uplink 26: ___________________________________________________________________XXXXXXXXX____ Clock Delay: 31 14:06:56:setup_element:INFO: Eye window for uplink 27: ___________________________________________________________________XXXXXXXXX____ Clock Delay: 31 14:06:56:setup_element:INFO: Eye window for uplink 28: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Eye window for uplink 29: ____________________________________________________________________XXXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Eye window for uplink 30: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Eye window for uplink 31: _____________________________________________________________________XXXXXXXX___ Clock Delay: 32 14:06:56:setup_element:INFO: Setting the clock phase to 31 for group 0, downlink 2 ==============================================OOO============================================== 14:06:56:setup_element:INFO: Scanning data phases 14:06:56:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:06:56:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:07:01:setup_element:INFO: Data phase scan results for group 0, downlink 2 14:07:01:setup_element:INFO: Eye window for uplink 24: _____________XXXXXX_____________________ Data delay found: 35 14:07:01:setup_element:INFO: Eye window for uplink 25: _______________XXXXX____________________ Data delay found: 37 14:07:01:setup_element:INFO: Eye window for uplink 26: ______________XXXXX_____________________ Data delay found: 36 14:07:01:setup_element:INFO: Eye window for uplink 27: _______________XXXXXXX__________________ Data delay found: 38 14:07:01:setup_element:INFO: Eye window for uplink 28: _____________________XXXXX______________ Data delay found: 3 14:07:01:setup_element:INFO: Eye window for uplink 29: ____________________XXXXXX______________ Data delay found: 2 14:07:01:setup_element:INFO: Eye window for uplink 30: ______________________XXXXXX____________ Data delay found: 4 14:07:01:setup_element:INFO: Eye window for uplink 31: ___________________X_XXXXX______________ Data delay found: 2 14:07:01:setup_element:INFO: Setting the data phase to 35 for uplink 24 14:07:01:setup_element:INFO: Setting the data phase to 37 for uplink 25 14:07:01:setup_element:INFO: Setting the data phase to 36 for uplink 26 14:07:01:setup_element:INFO: Setting the data phase to 38 for uplink 27 14:07:01:setup_element:INFO: Setting the data phase to 3 for uplink 28 14:07:01:setup_element:INFO: Setting the data phase to 2 for uplink 29 14:07:01:setup_element:INFO: Setting the data phase to 4 for uplink 30 14:07:01:setup_element:INFO: Setting the data phase to 2 for uplink 31 ==============================================OOO============================================== 14:07:01:setup_element:INFO: Beginning SMX ASICs map scan 14:07:01:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:07:01:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:07:01:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:07:01:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 14:07:01:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31] 14:07:01:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 14:07:01:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 14:07:02:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 14:07:02:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 14:07:02:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 14:07:02:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 14:07:02:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 14:07:02:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 14:07:03:ST3_emu:INFO: Setup Element: Group: 0 Downlink: 2 Uplinks: [24, 25, 26, 27, 28, 29, 30, 31] ASICs Map: ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31) ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29) ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27) ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25) Clock Phase Characteristic: Optimal Phase: 31 Window Length: 70 Eye Windows: Uplink 24: ____________________________________________________________________XXXXXXXXX___ Uplink 25: ____________________________________________________________________XXXXXXXXX___ Uplink 26: ___________________________________________________________________XXXXXXXXX____ Uplink 27: ___________________________________________________________________XXXXXXXXX____ Uplink 28: ____________________________________________________________________XXXXXXXXX___ Uplink 29: ____________________________________________________________________XXXXXXXXX___ Uplink 30: _____________________________________________________________________XXXXXXXX___ Uplink 31: _____________________________________________________________________XXXXXXXX___ Data phase characteristics: Uplink 24: Optimal Phase: 35 Window Length: 34 Eye Window: _____________XXXXXX_____________________ Uplink 25: Optimal Phase: 37 Window Length: 35 Eye Window: _______________XXXXX____________________ Uplink 26: Optimal Phase: 36 Window Length: 35 Eye Window: ______________XXXXX_____________________ Uplink 27: Optimal Phase: 38 Window Length: 33 Eye Window: _______________XXXXXXX__________________ Uplink 28: Optimal Phase: 3 Window Length: 35 Eye Window: _____________________XXXXX______________ Uplink 29: Optimal Phase: 2 Window Length: 34 Eye Window: ____________________XXXXXX______________ Uplink 30: Optimal Phase: 4 Window Length: 34 Eye Window: ______________________XXXXXX____________ Uplink 31: Optimal Phase: 2 Window Length: 33 Eye Window: ___________________X_XXXXX______________ ==============================================OOO============================================== 14:07:03:setup_element:INFO: Performing Elink synchronization 14:07:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:07:04:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:07:04:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:07:04:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] ==============================================OOO============================================== 14:07:04:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 14:07:04:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31] ==============================================OOO============================================== |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 14:07:04:febtest:INFO: Init all SMX (CSA): 30 14:07:12:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:07:12:febtest:INFO: 30-01 | XA-000-09-004-007-011-005-12 | 31.4 | 1183.3 14:07:12:febtest:INFO: 28-03 | XA-000-09-004-007-012-005-04 | 40.9 | 1147.8 14:07:12:febtest:INFO: 26-05 | XA-000-09-004-007-010-006-01 | 34.6 | 1165.6 14:07:12:febtest:INFO: 24-07 | XA-000-09-004-007-012-010-04 | 34.6 | 1159.7 14:07:13:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 14:07:15:ST3_smx:INFO: chip: 30-1 31.389742 C 1189.190035 mV 14:07:15:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:15:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:15:ST3_smx:INFO: Electrons 14:07:15:ST3_smx:INFO: # loops 0 14:07:17:ST3_smx:INFO: # loops 1 14:07:19:ST3_smx:INFO: # loops 2 14:07:20:ST3_smx:INFO: Total # of broken channels: 0 14:07:20:ST3_smx:INFO: List of broken channels: [] 14:07:20:ST3_smx:INFO: Total # of broken channels: 0 14:07:20:ST3_smx:INFO: List of broken channels: [] 14:07:22:ST3_smx:INFO: chip: 28-3 40.898880 C 1159.654860 mV 14:07:22:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:22:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:22:ST3_smx:INFO: Electrons 14:07:22:ST3_smx:INFO: # loops 0 14:07:24:ST3_smx:INFO: # loops 1 14:07:26:ST3_smx:INFO: # loops 2 14:07:27:ST3_smx:INFO: Total # of broken channels: 0 14:07:27:ST3_smx:INFO: List of broken channels: [] 14:07:27:ST3_smx:INFO: Total # of broken channels: 0 14:07:27:ST3_smx:INFO: List of broken channels: [] 14:07:29:ST3_smx:INFO: chip: 26-5 34.556970 C 1177.390875 mV 14:07:29:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:29:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:29:ST3_smx:INFO: Electrons 14:07:29:ST3_smx:INFO: # loops 0 14:07:31:ST3_smx:INFO: # loops 1 14:07:32:ST3_smx:INFO: # loops 2 14:07:34:ST3_smx:INFO: Total # of broken channels: 0 14:07:34:ST3_smx:INFO: List of broken channels: [] 14:07:34:ST3_smx:INFO: Total # of broken channels: 0 14:07:34:ST3_smx:INFO: List of broken channels: [] 14:07:35:ST3_smx:INFO: chip: 24-7 34.556970 C 1165.571835 mV 14:07:35:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:35:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:07:35:ST3_smx:INFO: Electrons 14:07:35:ST3_smx:INFO: # loops 0 14:07:37:ST3_smx:INFO: # loops 1 14:07:39:ST3_smx:INFO: # loops 2 14:07:40:ST3_smx:INFO: Total # of broken channels: 0 14:07:40:ST3_smx:INFO: List of broken channels: [] 14:07:40:ST3_smx:INFO: Total # of broken channels: 0 14:07:40:ST3_smx:INFO: List of broken channels: [] 14:07:40:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:07:41:febtest:INFO: 30-01 | XA-000-09-004-007-011-005-12 | 31.4 | 1212.7 14:07:41:febtest:INFO: 28-03 | XA-000-09-004-007-012-005-04 | 44.1 | 1177.4 14:07:41:febtest:INFO: 26-05 | XA-000-09-004-007-010-006-01 | 34.6 | 1195.1 14:07:41:febtest:INFO: 24-07 | XA-000-09-004-007-012-010-04 | 37.7 | 1189.2 {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 25_02_04-14_06_53 OPERATOR : Oleksandr S.; SITE : GSI | SETUP : GSI_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 2334| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B AMP_MODE : STS ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.7237', '1.848', '1.1020'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0100', '1.850', '1.3060'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9966', '1.850', '0.2681']