FEB_2335    04.02.25 09:34:34

TextEdit.txt
            09:34:34:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:34:34:ST3_Shared:INFO:	                         FEB-Sensor                         
09:34:34:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:34:59:ST3_ModuleSelector:DEBUG:	M4UR3B3011313B2
09:34:59:ST3_ModuleSelector:DEBUG:	L4UR301131
09:34:59:ST3_ModuleSelector:DEBUG:	15093
09:34:59:ST3_ModuleSelector:DEBUG:	62x62
09:34:59:ST3_ModuleSelector:DEBUG:	A
09:34:59:ST3_ModuleSelector:DEBUG:	M4UR3B3011313B2
09:34:59:ST3_ModuleSelector:DEBUG:	L4UR301131
09:34:59:ST3_ModuleSelector:DEBUG:	15093
09:34:59:ST3_ModuleSelector:DEBUG:	62x62
09:34:59:ST3_ModuleSelector:DEBUG:	A
09:35:02:ST3_ModuleSelector:INFO:	M4UR3B3011313B2
09:35:02:ST3_ModuleSelector:INFO:	15093
09:35:02:febtest:INFO:	Testing FEB with SN 2335
09:35:03:smx_tester:INFO:	Scanning setup
09:35:03:elinks:INFO:	Disabling clock on downlink 0
09:35:03:elinks:INFO:	Disabling clock on downlink 1
09:35:03:elinks:INFO:	Disabling clock on downlink 2
09:35:03:elinks:INFO:	Disabling clock on downlink 3
09:35:03:elinks:INFO:	Disabling clock on downlink 4
09:35:03:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:35:03:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:35:03:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:35:03:elinks:INFO:	Disabling clock on downlink 0
09:35:03:elinks:INFO:	Disabling clock on downlink 1
09:35:03:elinks:INFO:	Disabling clock on downlink 2
09:35:03:elinks:INFO:	Disabling clock on downlink 3
09:35:03:elinks:INFO:	Disabling clock on downlink 4
09:35:03:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:35:03:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:35:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:35:04:elinks:INFO:	Disabling clock on downlink 0
09:35:04:elinks:INFO:	Disabling clock on downlink 1
09:35:04:elinks:INFO:	Disabling clock on downlink 2
09:35:04:elinks:INFO:	Disabling clock on downlink 3
09:35:04:elinks:INFO:	Disabling clock on downlink 4
09:35:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:35:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 16
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 17
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 18
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 19
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 20
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 21
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 22
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 23
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 24
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 25
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 26
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 27
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 28
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 29
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 30
09:35:04:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 31
09:35:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:35:04:elinks:INFO:	Disabling clock on downlink 0
09:35:04:elinks:INFO:	Disabling clock on downlink 1
09:35:04:elinks:INFO:	Disabling clock on downlink 2
09:35:04:elinks:INFO:	Disabling clock on downlink 3
09:35:04:elinks:INFO:	Disabling clock on downlink 4
09:35:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:35:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
09:35:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:35:04:elinks:INFO:	Disabling clock on downlink 0
09:35:04:elinks:INFO:	Disabling clock on downlink 1
09:35:04:elinks:INFO:	Disabling clock on downlink 2
09:35:04:elinks:INFO:	Disabling clock on downlink 3
09:35:04:elinks:INFO:	Disabling clock on downlink 4
09:35:04:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:35:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
09:35:04:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
09:35:04:setup_element:INFO:	Scanning clock phase
09:35:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:35:04:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
09:35:04:setup_element:INFO:	Clock phase scan results for group 0, downlink 2
09:35:04:setup_element:INFO:	Eye window for uplink 16: X__________________________________________________________________________XXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 17: X__________________________________________________________________________XXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 18: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 19: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 20: X________________________________________________________________________XXXXXXX
Clock Delay: 36
09:35:04:setup_element:INFO:	Eye window for uplink 21: X________________________________________________________________________XXXXXXX
Clock Delay: 36
09:35:04:setup_element:INFO:	Eye window for uplink 22: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 23: ________________________________________________________________________XXXXXXX_
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 24: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 25: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 26: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 27: ________________________________________________________________________XXXXXXXX
Clock Delay: 35
09:35:04:setup_element:INFO:	Eye window for uplink 28: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 29: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 30: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Eye window for uplink 31: X_________________________________________________________________________XXXXXX
Clock Delay: 37
09:35:04:setup_element:INFO:	Setting the clock phase to 36 for group 0, downlink 2
==============================================OOO==============================================
09:35:04:setup_element:INFO:	Scanning data phases
09:35:04:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:35:05:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
09:35:10:setup_element:INFO:	Data phase scan results for group 0, downlink 2
09:35:10:setup_element:INFO:	Eye window for uplink 16: XXX_________________________________XXXX
Data delay found: 19
09:35:10:setup_element:INFO:	Eye window for uplink 17: _________________________________XXXXXX_
Data delay found: 15
09:35:10:setup_element:INFO:	Eye window for uplink 18: XX__________________________________XXXX
Data delay found: 18
09:35:10:setup_element:INFO:	Eye window for uplink 19: ___________________________________XXXXX
Data delay found: 17
09:35:10:setup_element:INFO:	Eye window for uplink 20: __________________________________XXXXXX
Data delay found: 16
09:35:10:setup_element:INFO:	Eye window for uplink 21: ___________________________________XXXXX
Data delay found: 17
09:35:10:setup_element:INFO:	Eye window for uplink 22: ________________________________XXXXX___
Data delay found: 14
09:35:10:setup_element:INFO:	Eye window for uplink 23: ______________________________XXXXX_____
Data delay found: 12
09:35:10:setup_element:INFO:	Eye window for uplink 24: ___XXXX_________________________________
Data delay found: 24
09:35:10:setup_element:INFO:	Eye window for uplink 25: _____XXXXX______________________________
Data delay found: 27
09:35:10:setup_element:INFO:	Eye window for uplink 26: _____XXXXX______________________________
Data delay found: 27
09:35:10:setup_element:INFO:	Eye window for uplink 27: _________XXXX___________________________
Data delay found: 30
09:35:10:setup_element:INFO:	Eye window for uplink 28: ___________XXXXXX_______________________
Data delay found: 33
09:35:10:setup_element:INFO:	Eye window for uplink 29: ____________XXXXXX______________________
Data delay found: 34
09:35:10:setup_element:INFO:	Eye window for uplink 30: _______________XXXXXX___________________
Data delay found: 37
09:35:10:setup_element:INFO:	Eye window for uplink 31: _____________XXXXX______________________
Data delay found: 35
09:35:10:setup_element:INFO:	Setting the data phase to 19 for uplink 16
09:35:10:setup_element:INFO:	Setting the data phase to 15 for uplink 17
09:35:10:setup_element:INFO:	Setting the data phase to 18 for uplink 18
09:35:10:setup_element:INFO:	Setting the data phase to 17 for uplink 19
09:35:10:setup_element:INFO:	Setting the data phase to 16 for uplink 20
09:35:10:setup_element:INFO:	Setting the data phase to 17 for uplink 21
09:35:10:setup_element:INFO:	Setting the data phase to 14 for uplink 22
09:35:10:setup_element:INFO:	Setting the data phase to 12 for uplink 23
09:35:10:setup_element:INFO:	Setting the data phase to 24 for uplink 24
09:35:10:setup_element:INFO:	Setting the data phase to 27 for uplink 25
09:35:10:setup_element:INFO:	Setting the data phase to 27 for uplink 26
09:35:10:setup_element:INFO:	Setting the data phase to 30 for uplink 27
09:35:10:setup_element:INFO:	Setting the data phase to 33 for uplink 28
09:35:10:setup_element:INFO:	Setting the data phase to 34 for uplink 29
09:35:10:setup_element:INFO:	Setting the data phase to 37 for uplink 30
09:35:10:setup_element:INFO:	Setting the data phase to 35 for uplink 31
==============================================OOO==============================================
09:35:10:setup_element:INFO:	Beginning SMX ASICs map scan
09:35:10:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:35:10:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
09:35:10:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
09:35:10:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
09:35:10:uplink:INFO:	Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
09:35:10:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 23
09:35:10:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 22
09:35:10:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 30
09:35:10:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 31
09:35:11:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 21
09:35:11:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 20
09:35:11:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 28
09:35:11:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 29
09:35:11:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 19
09:35:11:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 18
09:35:11:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 26
09:35:11:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 27
09:35:11:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 17
09:35:11:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 16
09:35:12:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 24
09:35:12:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 25
09:35:13:ST3_emu:INFO:	
Setup Element:
  Group: 0
  Downlink: 2
  Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
  ASICs Map:
    ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22)
    ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
    ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
    ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
    ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
  Clock Phase Characteristic:
    Optimal Phase: 36
    Window Length: 71
    Eye Windows:
      Uplink 16: X__________________________________________________________________________XXXXX
      Uplink 17: X__________________________________________________________________________XXXXX
      Uplink 18: X_________________________________________________________________________XXXXXX
      Uplink 19: X_________________________________________________________________________XXXXXX
      Uplink 20: X________________________________________________________________________XXXXXXX
      Uplink 21: X________________________________________________________________________XXXXXXX
      Uplink 22: ________________________________________________________________________XXXXXXX_
      Uplink 23: ________________________________________________________________________XXXXXXX_
      Uplink 24: ________________________________________________________________________XXXXXXXX
      Uplink 25: ________________________________________________________________________XXXXXXXX
      Uplink 26: ________________________________________________________________________XXXXXXXX
      Uplink 27: ________________________________________________________________________XXXXXXXX
      Uplink 28: X_________________________________________________________________________XXXXXX
      Uplink 29: X_________________________________________________________________________XXXXXX
      Uplink 30: X_________________________________________________________________________XXXXXX
      Uplink 31: X_________________________________________________________________________XXXXXX
  Data phase characteristics:
    Uplink 16:
      Optimal Phase: 19
      Window Length: 33
      Eye Window: XXX_________________________________XXXX
    Uplink 17:
      Optimal Phase: 15
      Window Length: 34
      Eye Window: _________________________________XXXXXX_
    Uplink 18:
      Optimal Phase: 18
      Window Length: 34
      Eye Window: XX__________________________________XXXX
    Uplink 19:
      Optimal Phase: 17
      Window Length: 35
      Eye Window: ___________________________________XXXXX
    Uplink 20:
      Optimal Phase: 16
      Window Length: 34
      Eye Window: __________________________________XXXXXX
    Uplink 21:
      Optimal Phase: 17
      Window Length: 35
      Eye Window: ___________________________________XXXXX
    Uplink 22:
      Optimal Phase: 14
      Window Length: 35
      Eye Window: ________________________________XXXXX___
    Uplink 23:
      Optimal Phase: 12
      Window Length: 35
      Eye Window: ______________________________XXXXX_____
    Uplink 24:
      Optimal Phase: 24
      Window Length: 36
      Eye Window: ___XXXX_________________________________
    Uplink 25:
      Optimal Phase: 27
      Window Length: 35
      Eye Window: _____XXXXX______________________________
    Uplink 26:
      Optimal Phase: 27
      Window Length: 35
      Eye Window: _____XXXXX______________________________
    Uplink 27:
      Optimal Phase: 30
      Window Length: 36
      Eye Window: _________XXXX___________________________
    Uplink 28:
      Optimal Phase: 33
      Window Length: 34
      Eye Window: ___________XXXXXX_______________________
    Uplink 29:
      Optimal Phase: 34
      Window Length: 34
      Eye Window: ____________XXXXXX______________________
    Uplink 30:
      Optimal Phase: 37
      Window Length: 34
      Eye Window: _______________XXXXXX___________________
    Uplink 31:
      Optimal Phase: 35
      Window Length: 35
      Eye Window: _____________XXXXX______________________

==============================================OOO==============================================
09:35:13:setup_element:INFO:	Performing Elink synchronization
09:35:13:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:35:13:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
09:35:13:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
09:35:13:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
==============================================OOO==============================================
09:35:13:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 2
09:35:13:uplink:INFO:	Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 0   | [0]  |   2   |  0  |  [23]   |    2    | [(0, 23), (1, 22)]
 1   | [0]  |   2   |  0  |  [30]   |    2    | [(0, 30), (1, 31)]
 2   | [0]  |   2   |  0  |  [21]   |    2    | [(0, 21), (1, 20)]
 3   | [0]  |   2   |  0  |  [28]   |    2    | [(0, 28), (1, 29)]
 4   | [0]  |   2   |  0  |  [19]   |    2    | [(0, 19), (1, 18)]
 5   | [0]  |   2   |  0  |  [26]   |    2    | [(0, 26), (1, 27)]
 6   | [0]  |   2   |  0  |  [17]   |    2    | [(0, 17), (1, 16)]
 7   | [0]  |   2   |  0  |  [24]   |    2    | [(0, 24), (1, 25)]
|_________________________________________________________________________|
09:35:14:febtest:INFO:	Init all SMX (CSA): 30
09:35:29:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:35:29:febtest:INFO:	23-00 | XA-000-09-004-007-009-018-08 |  44.1 | 1124.0
09:35:29:febtest:INFO:	30-01 | XA-000-09-004-007-009-013-15 |  37.7 | 1153.7
09:35:29:febtest:INFO:	21-02 | XA-000-09-004-007-008-020-05 |  40.9 | 1141.9
09:35:30:febtest:INFO:	28-03 | XA-000-09-004-007-009-020-08 |  40.9 | 1141.9
09:35:30:febtest:INFO:	19-04 | XA-000-09-004-007-007-020-01 |  34.6 | 1171.5
09:35:30:febtest:INFO:	26-05 | XA-000-09-004-007-007-021-01 |  31.4 | 1171.5
09:35:30:febtest:INFO:	17-06 | XA-000-09-004-007-009-019-08 |  31.4 | 1171.5
09:35:31:febtest:INFO:	24-07 | XA-000-09-004-007-008-021-05 |  40.9 | 1130.0
09:35:32:febtest:INFO:	Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
09:35:33:ST3_smx:INFO:	chip: 23-0 	 47.250730 C 	 1135.937260 mV
09:35:34:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:34:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:34:ST3_smx:INFO:		Electrons
09:35:34:ST3_smx:INFO:	# loops 0
09:35:35:ST3_smx:INFO:	# loops 1
09:35:37:ST3_smx:INFO:	# loops 2
09:35:39:ST3_smx:INFO:	# loops 3
09:35:40:ST3_smx:INFO:	# loops 4
09:35:42:ST3_smx:INFO:	Total # of broken channels: 0
09:35:42:ST3_smx:INFO:	List of broken channels: []
09:35:42:ST3_smx:INFO:	Total # of broken channels: 0
09:35:42:ST3_smx:INFO:	List of broken channels: []
09:35:44:ST3_smx:INFO:	chip: 30-1 	 40.898880 C 	 1159.654860 mV
09:35:44:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:44:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:44:ST3_smx:INFO:		Electrons
09:35:44:ST3_smx:INFO:	# loops 0
09:35:46:ST3_smx:INFO:	# loops 1
09:35:48:ST3_smx:INFO:	# loops 2
09:35:49:ST3_smx:INFO:	# loops 3
09:35:51:ST3_smx:INFO:	# loops 4
09:35:53:ST3_smx:INFO:	Total # of broken channels: 0
09:35:53:ST3_smx:INFO:	List of broken channels: []
09:35:53:ST3_smx:INFO:	Total # of broken channels: 1
09:35:53:ST3_smx:INFO:	List of broken channels: [86]
09:35:55:ST3_smx:INFO:	chip: 21-2 	 40.898880 C 	 1153.732915 mV
09:35:55:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:55:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:35:55:ST3_smx:INFO:		Electrons
09:35:55:ST3_smx:INFO:	# loops 0
09:35:56:ST3_smx:INFO:	# loops 1
09:35:58:ST3_smx:INFO:	# loops 2
09:36:00:ST3_smx:INFO:	# loops 3
09:36:02:ST3_smx:INFO:	# loops 4
09:36:03:ST3_smx:INFO:	Total # of broken channels: 0
09:36:03:ST3_smx:INFO:	List of broken channels: []
09:36:03:ST3_smx:INFO:	Total # of broken channels: 0
09:36:03:ST3_smx:INFO:	List of broken channels: []
09:36:05:ST3_smx:INFO:	chip: 28-3 	 44.073563 C 	 1153.732915 mV
09:36:05:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:05:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:05:ST3_smx:INFO:		Electrons
09:36:05:ST3_smx:INFO:	# loops 0
09:36:07:ST3_smx:INFO:	# loops 1
09:36:09:ST3_smx:INFO:	# loops 2
09:36:10:ST3_smx:INFO:	# loops 3
09:36:12:ST3_smx:INFO:	# loops 4
09:36:14:ST3_smx:INFO:	Total # of broken channels: 0
09:36:14:ST3_smx:INFO:	List of broken channels: []
09:36:14:ST3_smx:INFO:	Total # of broken channels: 0
09:36:14:ST3_smx:INFO:	List of broken channels: []
09:36:16:ST3_smx:INFO:	chip: 19-4 	 34.556970 C 	 1177.390875 mV
09:36:16:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:16:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:16:ST3_smx:INFO:		Electrons
09:36:16:ST3_smx:INFO:	# loops 0
09:36:17:ST3_smx:INFO:	# loops 1
09:36:19:ST3_smx:INFO:	# loops 2
09:36:21:ST3_smx:INFO:	# loops 3
09:36:22:ST3_smx:INFO:	# loops 4
09:36:24:ST3_smx:INFO:	Total # of broken channels: 0
09:36:24:ST3_smx:INFO:	List of broken channels: []
09:36:24:ST3_smx:INFO:	Total # of broken channels: 3
09:36:24:ST3_smx:INFO:	List of broken channels: [7, 51, 55]
09:36:26:ST3_smx:INFO:	chip: 26-5 	 34.556970 C 	 1183.292940 mV
09:36:26:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:26:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:26:ST3_smx:INFO:		Electrons
09:36:26:ST3_smx:INFO:	# loops 0
09:36:28:ST3_smx:INFO:	# loops 1
09:36:29:ST3_smx:INFO:	# loops 2
09:36:31:ST3_smx:INFO:	# loops 3
09:36:33:ST3_smx:INFO:	# loops 4
09:36:35:ST3_smx:INFO:	Total # of broken channels: 0
09:36:35:ST3_smx:INFO:	List of broken channels: []
09:36:35:ST3_smx:INFO:	Total # of broken channels: 0
09:36:35:ST3_smx:INFO:	List of broken channels: []
09:36:36:ST3_smx:INFO:	chip: 17-6 	 34.556970 C 	 1177.390875 mV
09:36:36:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:36:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:36:ST3_smx:INFO:		Electrons
09:36:36:ST3_smx:INFO:	# loops 0
09:36:38:ST3_smx:INFO:	# loops 1
09:36:40:ST3_smx:INFO:	# loops 2
09:36:42:ST3_smx:INFO:	# loops 3
09:36:43:ST3_smx:INFO:	# loops 4
09:36:45:ST3_smx:INFO:	Total # of broken channels: 0
09:36:45:ST3_smx:INFO:	List of broken channels: []
09:36:45:ST3_smx:INFO:	Total # of broken channels: 0
09:36:45:ST3_smx:INFO:	List of broken channels: []
09:36:47:ST3_smx:INFO:	chip: 24-7 	 44.073563 C 	 1141.874115 mV
09:36:47:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:47:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
09:36:47:ST3_smx:INFO:		Electrons
09:36:47:ST3_smx:INFO:	# loops 0
09:36:49:ST3_smx:INFO:	# loops 1
09:36:50:ST3_smx:INFO:	# loops 2
09:36:52:ST3_smx:INFO:	# loops 3
09:36:54:ST3_smx:INFO:	# loops 4
09:36:56:ST3_smx:INFO:	Total # of broken channels: 0
09:36:56:ST3_smx:INFO:	List of broken channels: []
09:36:56:ST3_smx:INFO:	Total # of broken channels: 0
09:36:56:ST3_smx:INFO:	List of broken channels: []
09:36:56:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:36:56:febtest:INFO:	23-00 | XA-000-09-004-007-009-018-08 |  50.4 | 1153.7
09:36:56:febtest:INFO:	30-01 | XA-000-09-004-007-009-013-15 |  44.1 | 1183.3
09:36:57:febtest:INFO:	21-02 | XA-000-09-004-007-008-020-05 |  44.1 | 1171.5
09:36:57:febtest:INFO:	28-03 | XA-000-09-004-007-009-020-08 |  44.1 | 1171.5
09:36:57:febtest:INFO:	19-04 | XA-000-09-004-007-007-020-01 |  37.7 | 1201.0
09:36:57:febtest:INFO:	26-05 | XA-000-09-004-007-007-021-01 |  34.6 | 1201.0
09:36:58:febtest:INFO:	17-06 | XA-000-09-004-007-009-019-08 |  34.6 | 1195.1
09:36:58:febtest:INFO:	24-07 | XA-000-09-004-007-008-021-05 |  44.1 | 1165.6
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Sensor
TEST_DATE : 25_02_04-09_34_34
OPERATOR  : Alois Alzheimer
SITE : GSI | SETUP : GSI_TEST_SETUP_2
------------------------------------------------------------
| FEB_SN : 2335| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
AMP_MODE : STS
------------------------------------------------------------
SENSOR_NAME: 15093 | SIZE: 62x62 | GRADE: A
MODULE_NAME: M4UR3B3011313B2
LADDER_NAME: L4UR301131
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.5750', '1.849', '2.5290']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0550', '1.850', '2.6200']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9890', '1.850', '0.5343']
09:37:04:ST3_Shared:INFO:	Listo of operators:Dennis P.; 
09:37:05:ST3_Shared:INFO:	Listo of operators:Alois Alzheimer
09:37:05:ST3_Shared:INFO:	Listo of operators:Dennis P.;