FEB_2393    03.04.25 13:44:20

TextEdit.txt
            13:44:20:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:44:20:ST3_Shared:INFO:	                       FEB-Microcable                       
13:44:20:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:44:20:febtest:INFO:	Testing FEB with SN 2393
==============================================OOO==============================================
13:44:21:smx_tester:INFO:	Scanning setup
13:44:21:elinks:INFO:	Disabling clock on downlink 0
13:44:21:elinks:INFO:	Disabling clock on downlink 1
13:44:21:elinks:INFO:	Disabling clock on downlink 2
13:44:21:elinks:INFO:	Disabling clock on downlink 3
13:44:21:elinks:INFO:	Disabling clock on downlink 4
13:44:21:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:44:21:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
13:44:21:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:44:21:elinks:INFO:	Disabling clock on downlink 0
13:44:21:elinks:INFO:	Disabling clock on downlink 1
13:44:21:elinks:INFO:	Disabling clock on downlink 2
13:44:22:elinks:INFO:	Disabling clock on downlink 3
13:44:22:elinks:INFO:	Disabling clock on downlink 4
13:44:22:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:44:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
13:44:22:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:44:22:elinks:INFO:	Disabling clock on downlink 0
13:44:22:elinks:INFO:	Disabling clock on downlink 1
13:44:22:elinks:INFO:	Disabling clock on downlink 2
13:44:22:elinks:INFO:	Disabling clock on downlink 3
13:44:22:elinks:INFO:	Disabling clock on downlink 4
13:44:22:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:44:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 24
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 25
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 26
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 27
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 28
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 29
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 30
13:44:22:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 31
13:44:22:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:44:22:elinks:INFO:	Disabling clock on downlink 0
13:44:22:elinks:INFO:	Disabling clock on downlink 1
13:44:22:elinks:INFO:	Disabling clock on downlink 2
13:44:22:elinks:INFO:	Disabling clock on downlink 3
13:44:22:elinks:INFO:	Disabling clock on downlink 4
13:44:22:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:44:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
13:44:22:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
13:44:22:elinks:INFO:	Disabling clock on downlink 0
13:44:22:elinks:INFO:	Disabling clock on downlink 1
13:44:22:elinks:INFO:	Disabling clock on downlink 2
13:44:22:elinks:INFO:	Disabling clock on downlink 3
13:44:22:elinks:INFO:	Disabling clock on downlink 4
13:44:22:setup_element:INFO:	Checking SOS, encoding_mode: SOS
13:44:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
13:44:22:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
==============================================OOO==============================================
13:44:22:setup_element:INFO:	Scanning clock phase
13:44:22:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:44:22:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:44:23:setup_element:INFO:	Clock phase scan results for group 0, downlink 2
13:44:23:setup_element:INFO:	Eye window for uplink 24: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Eye window for uplink 25: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Eye window for uplink 26: ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:44:23:setup_element:INFO:	Eye window for uplink 27: ____________________________________________________________________XXXXXXXX____
Clock Delay: 31
13:44:23:setup_element:INFO:	Eye window for uplink 28: ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Eye window for uplink 29: ____________________________________________________________________XXXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Eye window for uplink 30: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Eye window for uplink 31: _____________________________________________________________________XXXXXXXX___
Clock Delay: 32
13:44:23:setup_element:INFO:	Setting the clock phase to 32 for group 0, downlink 2
==============================================OOO==============================================
13:44:23:setup_element:INFO:	Scanning data phases
13:44:23:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:44:23:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:44:28:setup_element:INFO:	Data phase scan results for group 0, downlink 2
13:44:28:setup_element:INFO:	Eye window for uplink 24: _______________XXXXX____________________
Data delay found: 37
13:44:28:setup_element:INFO:	Eye window for uplink 25: ________________XXXXX___________________
Data delay found: 38
13:44:28:setup_element:INFO:	Eye window for uplink 26: _______________XXXXXX___________________
Data delay found: 37
13:44:28:setup_element:INFO:	Eye window for uplink 27: _________________XXXXX__________________
Data delay found: 39
13:44:28:setup_element:INFO:	Eye window for uplink 28: ____________________XXXXXX______________
Data delay found: 2
13:44:28:setup_element:INFO:	Eye window for uplink 29: ____________________XXXXX_______________
Data delay found: 2
13:44:28:setup_element:INFO:	Eye window for uplink 30: _______________________XXXXX____________
Data delay found: 5
13:44:28:setup_element:INFO:	Eye window for uplink 31: _____________________XXXXXX_____________
Data delay found: 3
13:44:28:setup_element:INFO:	Setting the data phase to 37 for uplink 24
13:44:28:setup_element:INFO:	Setting the data phase to 38 for uplink 25
13:44:28:setup_element:INFO:	Setting the data phase to 37 for uplink 26
13:44:28:setup_element:INFO:	Setting the data phase to 39 for uplink 27
13:44:28:setup_element:INFO:	Setting the data phase to 2 for uplink 28
13:44:28:setup_element:INFO:	Setting the data phase to 2 for uplink 29
13:44:28:setup_element:INFO:	Setting the data phase to 5 for uplink 30
13:44:28:setup_element:INFO:	Setting the data phase to 3 for uplink 31
==============================================OOO==============================================
13:44:28:setup_element:INFO:	Beginning SMX ASICs map scan
13:44:28:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:44:28:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:44:28:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
13:44:28:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
13:44:28:uplink:INFO:	Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
13:44:28:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 30
13:44:28:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 31
13:44:28:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 28
13:44:29:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 29
13:44:29:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 26
13:44:29:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 27
13:44:29:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 24
13:44:29:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 25
13:44:31:ST3_emu:INFO:	
Setup Element:
  Group: 0
  Downlink: 2
  Uplinks: [24, 25, 26, 27, 28, 29, 30, 31]
  ASICs Map:
    ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
  Clock Phase Characteristic:
    Optimal Phase: 32
    Window Length: 71
    Eye Windows:
      Uplink 24: _____________________________________________________________________XXXXXXXX___
      Uplink 25: _____________________________________________________________________XXXXXXXX___
      Uplink 26: ____________________________________________________________________XXXXXXXX____
      Uplink 27: ____________________________________________________________________XXXXXXXX____
      Uplink 28: ____________________________________________________________________XXXXXXXXX___
      Uplink 29: ____________________________________________________________________XXXXXXXXX___
      Uplink 30: _____________________________________________________________________XXXXXXXX___
      Uplink 31: _____________________________________________________________________XXXXXXXX___
  Data phase characteristics:
    Uplink 24:
      Optimal Phase: 37
      Window Length: 35
      Eye Window: _______________XXXXX____________________
    Uplink 25:
      Optimal Phase: 38
      Window Length: 35
      Eye Window: ________________XXXXX___________________
    Uplink 26:
      Optimal Phase: 37
      Window Length: 34
      Eye Window: _______________XXXXXX___________________
    Uplink 27:
      Optimal Phase: 39
      Window Length: 35
      Eye Window: _________________XXXXX__________________
    Uplink 28:
      Optimal Phase: 2
      Window Length: 34
      Eye Window: ____________________XXXXXX______________
    Uplink 29:
      Optimal Phase: 2
      Window Length: 35
      Eye Window: ____________________XXXXX_______________
    Uplink 30:
      Optimal Phase: 5
      Window Length: 35
      Eye Window: _______________________XXXXX____________
    Uplink 31:
      Optimal Phase: 3
      Window Length: 34
      Eye Window: _____________________XXXXXX_____________

==============================================OOO==============================================
13:44:31:setup_element:INFO:	Performing Elink synchronization
13:44:31:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
13:44:31:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:44:31:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
13:44:31:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
==============================================OOO==============================================
13:44:31:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 2
13:44:31:uplink:INFO:	Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
==============================================OOO==============================================
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
 1   | [0]  |   2   |  0  |  [30]   |    2    | [(0, 30), (1, 31)]
 3   | [0]  |   2   |  0  |  [28]   |    2    | [(0, 28), (1, 29)]
 5   | [0]  |   2   |  0  |  [26]   |    2    | [(0, 26), (1, 27)]
 7   | [0]  |   2   |  0  |  [24]   |    2    | [(0, 24), (1, 25)]
|_________________________________________________________________________|
13:44:31:febtest:INFO:	Init all SMX (CSA): 30
13:44:38:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:44:39:febtest:INFO:	30-01 | XA-000-09-004-013-004-020-09 |  25.1 | 1165.6
13:44:39:febtest:INFO:	28-03 | XA-000-09-004-013-006-020-10 |  34.6 | 1124.0
13:44:39:febtest:INFO:	26-05 | XA-000-09-004-013-005-021-04 |  34.6 | 1124.0
13:44:39:febtest:INFO:	24-07 | XA-000-09-004-013-005-020-04 |  34.6 | 1124.0
13:44:40:febtest:INFO:	Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
13:44:42:ST3_smx:INFO:	chip: 30-1 	 25.062742 C 	 1177.390875 mV
13:44:42:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:42:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:42:ST3_smx:INFO:		Electrons
13:44:42:ST3_smx:INFO:	# loops 0
13:44:44:ST3_smx:INFO:	# loops 1
13:44:46:ST3_smx:INFO:	# loops 2
13:44:47:ST3_smx:INFO:	Total # of broken channels: 0
13:44:47:ST3_smx:INFO:	List of broken channels: []
13:44:47:ST3_smx:INFO:	Total # of broken channels: 0
13:44:47:ST3_smx:INFO:	List of broken channels: []
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:44:49:ST3_smx:INFO:	chip: 28-3 	 34.556970 C 	 1129.995435 mV
13:44:49:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:49:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:49:ST3_smx:INFO:		Electrons
13:44:49:ST3_smx:INFO:	# loops 0
13:44:51:ST3_smx:INFO:	# loops 1
13:44:52:ST3_smx:INFO:	# loops 2
13:44:54:ST3_smx:INFO:	Total # of broken channels: 1
13:44:54:ST3_smx:INFO:	List of broken channels: [126]
13:44:54:ST3_smx:INFO:	Total # of broken channels: 0
13:44:54:ST3_smx:INFO:	List of broken channels: []
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:44:56:ST3_smx:INFO:	chip: 26-5 	 34.556970 C 	 1129.995435 mV
13:44:56:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:56:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:44:56:ST3_smx:INFO:		Electrons
13:44:56:ST3_smx:INFO:	# loops 0
13:44:57:ST3_smx:INFO:	# loops 1
13:44:59:ST3_smx:INFO:	# loops 2
13:45:00:ST3_smx:INFO:	Total # of broken channels: 0
13:45:00:ST3_smx:INFO:	List of broken channels: []
13:45:00:ST3_smx:INFO:	Total # of broken channels: 1
13:45:00:ST3_smx:INFO:	List of broken channels: [62]
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:45:02:ST3_smx:INFO:	chip: 24-7 	 34.556970 C 	 1135.937260 mV
13:45:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:45:02:ST3_discr_histo:WARNING:	Not enough entries for fit!!!
13:45:02:ST3_smx:INFO:		Electrons
13:45:02:ST3_smx:INFO:	# loops 0
13:45:04:ST3_smx:INFO:	# loops 1
13:45:05:ST3_smx:INFO:	# loops 2
13:45:07:ST3_smx:INFO:	Total # of broken channels: 0
13:45:07:ST3_smx:INFO:	List of broken channels: []
13:45:07:ST3_smx:INFO:	Total # of broken channels: 0
13:45:07:ST3_smx:INFO:	List of broken channels: []
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
THistPainter::MakeChopt:0: RuntimeWarning: option SCAT is deprecated.
13:45:07:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:45:08:febtest:INFO:	30-01 | XA-000-09-004-013-004-020-09 |  25.1 | 1195.1
13:45:08:febtest:INFO:	28-03 | XA-000-09-004-013-006-020-10 |  37.7 | 1153.7
13:45:08:febtest:INFO:	26-05 | XA-000-09-004-013-005-021-04 |  34.6 | 1153.7
13:45:08:febtest:INFO:	24-07 | XA-000-09-004-013-005-020-04 |  37.7 | 1153.7
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 25_04_03-13_44_20
OPERATOR  : Robert V.; 
SITE : GSI | SETUP : GSI_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 2393| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
AMP_MODE : STS
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.7060', '1.849', '0.9785']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0090', '1.850', '1.3160']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9948', '1.850', '0.2663']