XA-000-08-002-001-006-158-14    18.09.23 09:24:38

ADC4
cADCscan.png
SMX_7
SMX_7.png
CSA
cCSAscan.png
Calibration
ADC
p0.svg
p1.svg
CSA
p0.svg
p2.svg
p1.svg
Report.txt
            09:24:38:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:24:38:ST3_Shared:INFO:	-------------------------Microcable-------------------------
09:24:38:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:24:40:smx_tester:INFO:	Scanning setup
09:24:40:elinks:INFO:	Disabling clock on downlink 0
09:24:40:elinks:INFO:	Disabling clock on downlink 1
09:24:40:elinks:INFO:	Disabling clock on downlink 2
09:24:40:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:24:40:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:24:40:setup_element:INFO:	SOS detected for group 0, downlink 0, uplink 0
09:24:40:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:24:40:elinks:INFO:	Disabling clock on downlink 0
09:24:40:elinks:INFO:	Disabling clock on downlink 1
09:24:40:elinks:INFO:	Disabling clock on downlink 2
09:24:40:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:24:40:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
09:24:40:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:24:40:elinks:INFO:	Disabling clock on downlink 0
09:24:40:elinks:INFO:	Disabling clock on downlink 1
09:24:40:elinks:INFO:	Disabling clock on downlink 2
09:24:40:setup_element:INFO:	Checking SOS, encoding_mode: SOS
09:24:40:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
09:24:40:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
09:24:40:setup_element:INFO:	Scanning clock phase
09:24:40:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:24:40:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:24:40:setup_element:INFO:	Clock phase scan results for group 0, downlink 0
09:24:40:setup_element:INFO:	Eye window for uplink 0 : _____________________________________________________XXXXXXX____________________
Clock Delay: 16
09:24:40:setup_element:INFO:	Setting the clock phase to 16 for group 0, downlink 0
09:24:40:setup_element:INFO:	Scanning data phases
09:24:40:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:24:40:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:24:45:setup_element:INFO:	Data phase scan results for group 0, downlink 0
09:24:45:setup_element:INFO:	Eye window for uplink 0 : _____XXXX_______________________________
Data delay found: 26
09:24:45:setup_element:INFO:	Setting the data phase to 26 for uplink 0
09:24:45:ST3_emu:ERROR:	[
Setup Element:
  Group: 0
  Downlink: 0
  Uplinks: [0]
  ASICs Map: None
  Clock Phase Characteristic:
    Optimal Phase: 16
    Window Length: 73
    Eye Windows:
      Uplink  0: _____________________________________________________XXXXXXX____________________
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 26
      Window Length: 36
      Eye Window: _____XXXX_______________________________
]
09:24:45:setup_element:INFO:	Beginning SMX ASICs map scan
09:24:45:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:24:45:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:24:45:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [0]
09:24:45:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [0]
09:24:45:uplink:INFO:	Setting uplinks mask [0]
09:24:47:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 0
09:24:48:ST3_emu:ERROR:	
Setup Element:
  Group: 0
  Downlink: 0
  Uplinks: [0]
  ASICs Map:
    ASIC address 0x7: (ASIC uplink, uplink): (0, 0)
  Clock Phase Characteristic:
    Optimal Phase: 16
    Window Length: 73
    Eye Windows:
      Uplink  0: _____________________________________________________XXXXXXX____________________
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 26
      Window Length: 36
      Eye Window: _____XXXX_______________________________

09:24:48:setup_element:INFO:	Performing Elink synchronization
09:24:48:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
09:24:48:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:24:48:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [0]
09:24:48:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [0]
09:24:48:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 0
09:24:48:uplink:INFO:	Enabling uplinks [0]
09:24:48:ST3_emu:INFO:	Number of chips: 1
09:24:48:ST3_emu:INFO:	Chip address:  	0x7
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_7 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_7
09:24:49:ST3_smx:INFO:	PROCESS 1: Configuring AFE with typical values
 ============== Starting SMX ID burn ==============
09:24:53:asictest:WARNING:	Fused ID is not zero 6359364699117611502
09:24:54:asictest:INFO:	 Starting ADC calibration/scan 
09:25:00:asictest:INFO:	0,	0,	0.000000
09:25:05:asictest:INFO:	1,	41,	0.300000
09:25:11:asictest:INFO:	2,	80,	0.600000
09:25:17:asictest:INFO:	3,	124,	0.900000
09:25:23:asictest:INFO:	4,	171,	1.200000
09:25:28:asictest:INFO:	5,	186,	1.300000
09:25:34:asictest:INFO:	T [C] Vddm[mV] CSA [mV] AUX [mV]
09:25:34:asictest:INFO:	 22.79 1197.90  772.33    0.00
09:25:36:ST3_smx:INFO:	chip: 0-7 	 22.792573 C 	 1197.899748 mV
09:25:36:ST3_smx:INFO:	# loops 0
09:25:37:ST3_smx:INFO:	# loops 1
09:25:39:ST3_smx:INFO:	# loops 2
09:25:41:ST3_smx:INFO:	# loops 3
09:25:42:ST3_smx:INFO:	# loops 4
09:25:44:ST3_smx:INFO:	Total # of broken channels: 0
09:25:44:ST3_smx:INFO:	List of broken channels: []
09:25:44:ST3_smx:INFO:	Total # of broken channels: 0
09:25:44:ST3_smx:INFO:	List of broken channels: []
09:25:45:asictest:INFO:	 Starting CSA scan -
09:25:46:asictest:INFO:	0,	0.066100
09:25:47:asictest:INFO:	9,	0.152600
09:25:47:asictest:INFO:	18,	0.232400
09:25:48:asictest:INFO:	27,	0.310900
09:25:49:asictest:INFO:	36,	0.383100
09:25:49:asictest:INFO:	45,	0.450300
09:25:50:asictest:INFO:	54,	0.505000
09:25:51:asictest:INFO:	63,	0.537700
############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : Microcable
TEST_DATE : 2023_09_18-09_24_38
OPERATOR  : Olga B.; 
SITE      : GSI
SETUP     : GSI_TEST_SETUP_1
Set-ID    : 0798L018-M002 | side-P | index: (1/8)
---------------------------------------
---------------------------------------
ASIC_CONFIG_PARAMETERS
  HW_ADDR : 0x7 | VERS_NO : 2.2
  ASIC_ID : XA-000-08-002-001-006-158-14 | FUSED_ID : 6359364699117611502
  IC_TEMP :   15.80 | VDDM : 1096.87 | AUX_INT :    0.00 | CsaBias :  101.31
  CONF_FAIL_REG : 0
  CSA_BIAS : 15
  THR2_GLB : 30
  ADC_VREF_P : 58 | ADC_VREF_N : 30 | ADC_VREF_T : 128 | ADC_VREF_TR : 122
  ADC_Chi2/NDF : 3.43568e-05 / 1
  ADC_P0  : 0.00000e+00 ± 5.86146e-03
  ADC_P1  : 7.85474e-03 ± 1.03341e-04
  ADC_P2  : -4.75453e-06 ± 6.26511e-07
  CSA_Chi2/NDF : 1.82055e-04 / 1
  CSA_P0  : 6.21375e-02 ± 5.07849e-0309:26:02:ST3_Shared:INFO:	/home/cbm/public_html/Production_LogDir/Microcable/XA-000-08-002-001-006-158-14//TestDate_2023_09_18-09_24_38/
09:27:22:ST3_Shared:INFO:	/home/cbm/public_html/Production_LogDir/Microcable/XA-000-08-002-001-006-158-14//TestDate_2023_09_18-09_24_38/

  CSA_P1  : 1.05923e-02 ± 3.76580e-04
  CSA_P2  : -4.65829e-05 ± 5.74747e-06
---------------------------------------
N_BROKEN_DISC :  0 | N_BROKEN_FAST :  []
N_BROKEN_CABLE : 0
LIST_OF_BROKEN_CABLES : []
---------------------------------------
VI_before_Init : ['1.199', '0.3696', '1.800', '0.0841', '1.800', '0.1527', '7.000', '0.6879']
VI_after__Init : ['1.200', '0.3701', '1.800', '0.0839', '1.800', '0.1524', '7.000', '0.6887']
VI_at__the_End : ['1.200', '0.5368', '1.800', '0.0740', '1.800', '0.1696', '7.000', '0.6890']