XA-000-08-002-001-006-226-02 01.09.23 09:12:39
ADC4
SMX_7
CSA
Calibration
ADC
CSA
Info
09:12:39:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:12:39:ST3_Shared:INFO: -------------------------Microcable-------------------------
09:12:39:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:12:41:smx_tester:INFO: Scanning setup
09:12:41:elinks:INFO: Disabling clock on downlink 0
09:12:41:elinks:INFO: Disabling clock on downlink 1
09:12:41:elinks:INFO: Disabling clock on downlink 2
09:12:41:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:12:41:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:12:41:setup_element:INFO: SOS detected for group 0, downlink 0, uplink 0
09:12:41:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:12:41:elinks:INFO: Disabling clock on downlink 0
09:12:41:elinks:INFO: Disabling clock on downlink 1
09:12:41:elinks:INFO: Disabling clock on downlink 2
09:12:41:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:12:41:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:12:41:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:12:41:elinks:INFO: Disabling clock on downlink 0
09:12:41:elinks:INFO: Disabling clock on downlink 1
09:12:41:elinks:INFO: Disabling clock on downlink 2
09:12:41:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:12:41:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
09:12:41:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:12:41:setup_element:INFO: Scanning clock phase
09:12:41:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:12:42:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:12:42:setup_element:INFO: Clock phase scan results for group 0, downlink 0
09:12:42:setup_element:INFO: Eye window for uplink 0 : ____________________________________________________XXXXXX______________________
Clock Delay: 14
09:12:42:setup_element:INFO: Setting the clock phase to 14 for group 0, downlink 0
09:12:42:setup_element:INFO: Scanning data phases
09:12:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:12:42:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:12:46:setup_element:INFO: Data phase scan results for group 0, downlink 0
09:12:46:setup_element:INFO: Eye window for uplink 0 : ___XXXXX________________________________
Data delay found: 25
09:12:46:setup_element:INFO: Setting the data phase to 25 for uplink 0
09:12:46:ST3_emu:ERROR: [
Setup Element:
Group: 0
Downlink: 0
Uplinks: [0]
ASICs Map: None
Clock Phase Characteristic:
Optimal Phase: 14
Window Length: 74
Eye Windows:
Uplink 0: ____________________________________________________XXXXXX______________________
Data phase characteristics:
Uplink 0:
Optimal Phase: 25
Window Length: 35
Eye Window: ___XXXXX________________________________
]
09:12:46:setup_element:INFO: Beginning SMX ASICs map scan
09:12:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:12:46:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:12:46:master:INFO: Setting encoding mode EOS for groups [0], downlinks [0]
09:12:46:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [0]
09:12:47:uplink:INFO: Setting uplinks mask [0]
09:12:48:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 0
09:12:49:ST3_emu:ERROR:
Setup Element:
Group: 0
Downlink: 0
Uplinks: [0]
ASICs Map:
ASIC address 0x7: (ASIC uplink, uplink): (0, 0)
Clock Phase Characteristic:
Optimal Phase: 14
Window Length: 74
Eye Windows:
Uplink 0: ____________________________________________________XXXXXX______________________
Data phase characteristics:
Uplink 0:
Optimal Phase: 25
Window Length: 35
Eye Window: ___XXXXX________________________________
09:12:49:setup_element:INFO: Performing Elink synchronization
09:12:49:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:12:49:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [0]
09:12:49:master:INFO: Setting encoding mode EOS for groups [0], downlinks [0]
09:12:49:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [0]
09:12:49:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 0
09:12:49:uplink:INFO: Enabling uplinks [0]
09:12:49:ST3_emu:INFO: Number of chips: 1
09:12:49:ST3_emu:INFO: Chip address: 0x7
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_7 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_7
09:12:50:ST3_smx:INFO: PROCESS 1: Configuring AFE with typical values
============== Starting SMX ID burn ==============
09:12:54:asictest:WARNING: Fused ID is not zero 6359364699117612578
09:12:54:asictest:INFO: Starting ADC calibration/scan
09:13:00:asictest:INFO: 0, 0, 0.000000
09:13:06:asictest:INFO: 1, 42, 0.300000
09:13:11:asictest:INFO: 2, 81, 0.600000
09:13:17:asictest:INFO: 3, 127, 0.900000
09:13:23:asictest:INFO: 4, 173, 1.200000
09:13:28:asictest:INFO: 5, 190, 1.300000
09:13:34:asictest:INFO: T [C] Vddm[mV] CSA [mV] AUX [mV]
09:13:34:asictest:INFO: 17.88 1197.49 773.40 0.00
09:13:36:ST3_smx:INFO: chip: 0-7 17.877963 C 1197.492152 mV
09:13:36:ST3_smx:INFO: # loops 0
09:13:37:ST3_smx:INFO: # loops 1
09:13:39:ST3_smx:INFO: # loops 2
09:13:41:ST3_smx:INFO: # loops 3
09:13:42:ST3_smx:INFO: # loops 4
09:13:44:ST3_smx:INFO: Total # of broken channels: 0
09:13:44:ST3_smx:INFO: List of broken channels: []
09:13:44:ST3_smx:INFO: Total # of broken channels: 0
09:13:44:ST3_smx:INFO: List of broken channels: []
09:13:45:asictest:INFO: Starting CSA scan -
09:13:46:asictest:INFO: 0, 0.065800
09:13:46:asictest:INFO: 9, 0.148600
09:13:47:asictest:INFO: 18, 0.225000
09:13:48:asictest:INFO: 27, 0.299100
09:13:48:asictest:INFO: 36, 0.370000
09:13:49:asictest:INFO: 45, 0.435500
09:13:50:asictest:INFO: 54, 0.494200
09:13:50:asictest:INFO: 63, 0.537400
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : Microcable
TEST_DATE : 2023_09_01-09_12_39
OPERATOR : Olga B.;
SITE : GSI
SETUP : GSI_TEST_SETUP_1
Set-ID : 0000L000-M000 | side-P | index: (1/8)
---------------------------------------
---------------------------------------
ASIC_CONFIG_PARAMETERS
HW_ADDR : 0x7 | VERS_NO : 2.2
ASIC_ID : XA-000-08-002-001-006-226-02 | FUSED_ID : 6359364699117612578
IC_TEMP : 11.03 | VDDM : 1123.39 | AUX_INT : 0.00 | CsaBias : 122.40
CONF_FAIL_REG : 0
CSA_BIAS : 15
THR2_GLB : 30
ADC_VREF_P : 58 | ADC_VREF_N : 30 | ADC_VREF_T : 128 | ADC_VREF_TR : 122
ADC_Chi2/NDF : 6.71813e-05 / 1
ADC_P0 : 0.00000e+00 ± 8.19642e-03
ADC_P1 : 7.72427e-03 ± 1.41931e-04
ADC_P2 : -4.63784e-06 ± 8.45139e-07
CSA_Chi2/NDF : 6.31531e-05 / 1
CSA_P0 : 6.38917e-02 ± 2.99110e-03
CSA_P1 : 9.71944e-03 ± 2.21796e-04
CSA_P2 : -3.39359e-05 ± 3.38511e-06
---------------------------------------
N_BROKEN_DISC : 0 | N_BROKEN_FAST : []
N_BROKEN_CABLE : 0
LIST_OF_BROKEN_CABLES : []
---------------------------------------
VI_before_Init : ['1.199', '0.2529', '1.800', '0.0934', '1.800', '0.1411', '7.000', '0.6897']
VI_after__Init : ['1.200', '0.2556', '1.800', '0.0932', '1.800', '0.1389', '7.000', '0.6899']
VI_at__the_End : ['1.200', '0.5376', '1.800', '0.0741', '1.800', '0.1461', '7.000', '0.6899']
09:13:57:ST3_Shared:INFO: /home/cbm/public_html/Production_LogDir/Microcable/XA-000-08-002-001-006-226-02//TestDate_2023_09_01-09_12_39/
Comment
J076, UK module