XA-000-08-002-001-006-236-02    07.09.23 14:41:51

ADC4
cADCscan.png
SMX_7
SMX_7.png
CSA
cCSAscan.png
Calibration
ADC
p0.svg
p1.svg
CSA
p0.svg
p2.svg
p1.svg
Report.txt
            14:41:51:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
14:41:51:ST3_Shared:INFO:	-------------------------Microcable-------------------------
14:41:51:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
14:41:52:smx_tester:INFO:	Scanning setup
14:41:52:elinks:INFO:	Disabling clock on downlink 0
14:41:52:elinks:INFO:	Disabling clock on downlink 1
14:41:53:elinks:INFO:	Disabling clock on downlink 2
14:41:53:setup_element:INFO:	Checking SOS, encoding_mode: SOS
14:41:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
14:41:53:setup_element:INFO:	SOS detected for group 0, downlink 0, uplink 0
14:41:53:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
14:41:53:elinks:INFO:	Disabling clock on downlink 0
14:41:53:elinks:INFO:	Disabling clock on downlink 1
14:41:53:elinks:INFO:	Disabling clock on downlink 2
14:41:53:setup_element:INFO:	Checking SOS, encoding_mode: SOS
14:41:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
14:41:53:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
14:41:53:elinks:INFO:	Disabling clock on downlink 0
14:41:53:elinks:INFO:	Disabling clock on downlink 1
14:41:53:elinks:INFO:	Disabling clock on downlink 2
14:41:53:setup_element:INFO:	Checking SOS, encoding_mode: SOS
14:41:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
14:41:53:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
14:41:53:setup_element:INFO:	Scanning clock phase
14:41:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
14:41:53:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
14:41:53:setup_element:INFO:	Clock phase scan results for group 0, downlink 0
14:41:53:setup_element:INFO:	Eye window for uplink 0 : _____________________________________________________XXXXX______________________
Clock Delay: 15
14:41:53:setup_element:INFO:	Setting the clock phase to 15 for group 0, downlink 0
14:41:53:setup_element:INFO:	Scanning data phases
14:41:53:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
14:41:53:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
14:41:58:setup_element:INFO:	Data phase scan results for group 0, downlink 0
14:41:58:setup_element:INFO:	Eye window for uplink 0 : _XXXXX__________________________________
Data delay found: 23
14:41:58:setup_element:INFO:	Setting the data phase to 23 for uplink 0
14:41:58:ST3_emu:ERROR:	[
Setup Element:
  Group: 0
  Downlink: 0
  Uplinks: [0]
  ASICs Map: None
  Clock Phase Characteristic:
    Optimal Phase: 15
    Window Length: 75
    Eye Windows:
      Uplink  0: _____________________________________________________XXXXX______________________
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 23
      Window Length: 35
      Eye Window: _XXXXX__________________________________
]
14:41:58:setup_element:INFO:	Beginning SMX ASICs map scan
14:41:58:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
14:41:58:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
14:41:58:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [0]
14:41:58:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [0]
14:41:58:uplink:INFO:	Setting uplinks mask [0]
14:42:00:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 0
14:42:01:ST3_emu:ERROR:	
Setup Element:
  Group: 0
  Downlink: 0
  Uplinks: [0]
  ASICs Map:
    ASIC address 0x7: (ASIC uplink, uplink): (0, 0)
  Clock Phase Characteristic:
    Optimal Phase: 15
    Window Length: 75
    Eye Windows:
      Uplink  0: _____________________________________________________XXXXX______________________
  Data phase characteristics:
    Uplink 0:
      Optimal Phase: 23
      Window Length: 35
      Eye Window: _XXXXX__________________________________

14:42:01:setup_element:INFO:	Performing Elink synchronization
14:42:01:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
14:42:01:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [0]
14:42:01:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [0]
14:42:01:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [0]
14:42:01:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 0
14:42:01:uplink:INFO:	Enabling uplinks [0]
14:42:01:ST3_emu:INFO:	Number of chips: 1
14:42:01:ST3_emu:INFO:	Chip address:  	0x7
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_h_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: h2D_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_fastD_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_front_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hDist_back_e_7 (Potential memory leak).
TROOT::Append:0: RuntimeWarning: Replacing existing TH1: hBroken_e_7 (Potential memory leak).
TCanvas::Constructor:0: RuntimeWarning: Deleting canvas with same name: cDist_7
14:42:02:ST3_smx:INFO:	PROCESS 1: Configuring AFE with typical values
 ============== Starting SMX ID burn ==============
14:42:05:asictest:WARNING:	Fused ID is not zero 6359364699117612738
14:42:06:asictest:INFO:	 Starting ADC calibration/scan 
14:42:12:asictest:INFO:	0,	0,	0.000000
14:42:17:asictest:INFO:	1,	42,	0.300000
14:42:23:asictest:INFO:	2,	82,	0.600000
14:42:29:asictest:INFO:	3,	128,	0.900000
14:42:35:asictest:INFO:	4,	177,	1.200000
14:42:40:asictest:INFO:	5,	194,	1.300000
14:42:46:asictest:INFO:	T [C] Vddm[mV] CSA [mV] AUX [mV]
14:42:46:asictest:INFO:	  7.24 1195.12  719.56    0.00
14:42:47:ST3_smx:INFO:	chip: 0-7 	 7.237645 C 	 1195.118065 mV
14:42:47:ST3_smx:INFO:	# loops 0
14:42:49:ST3_smx:INFO:	# loops 1
14:42:50:ST3_smx:INFO:	# loops 2
14:42:52:ST3_smx:INFO:	# loops 3
14:42:54:ST3_smx:INFO:	# loops 4
14:42:55:ST3_smx:INFO:	Total # of broken channels: 0
14:42:55:ST3_smx:INFO:	List of broken channels: []
14:42:55:ST3_smx:INFO:	Total # of broken channels: 0
14:42:55:ST3_smx:INFO:	List of broken channels: []
14:42:56:asictest:INFO:	 Starting CSA scan -
14:42:57:asictest:INFO:	0,	0.067600
14:42:58:asictest:INFO:	9,	0.151700
14:42:58:asictest:INFO:	18,	0.231100
14:42:59:asictest:INFO:	27,	0.307100
14:43:00:asictest:INFO:	36,	0.377300
14:43:00:asictest:INFO:	45,	0.439600
14:43:01:asictest:INFO:	54,	0.488200
14:43:02:asictest:INFO:	63,	0.514300
############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : Microcable
TEST_DATE : 2023_09_07-14_41_51
OPERATOR  : Robert V.; 
SITE      : GSI
SETUP     : GSI_TEST_SETUP_1
Set-ID    : 0122L019-M001 | side-N | index: (7/8)
---------------------------------------
---------------------------------------
ASIC_CONFIG_PARAMETERS
  HW_ADDR : 0x7 | VERS_NO : 2.2
  ASIC_ID : XA-000-08-002-001-006-236-02 | FUSED_ID : 6359364699117612738
  IC_TEMP :    3.89 | VDDM : 1075.94 | AUX_INT :    0.00 | CsaBias :   99.57
  CONF_FAIL_REG : 0
  CSA_BIAS : 15
  THR2_GLB : 30
  ADC_VREF_P : 58 | ADC_VREF_N : 30 | ADC_VREF_T : 128 | ADC_VREF_TR : 122
  ADC_Chi2/NDF : 1.06477e-05 / 1
  ADC_P0  : 0.00000e+00 ± 3.26308e-03
  ADC_P1  : 7.72870e-03 ± 5.49330e-05
  ADC_P2  : -5.33103e-06 ± 3.20100e-07
  CSA_Chi2/NDF : 2.08708e-04 / 1
  CSA_P0  : 6.26958e-02 ± 5.43755e-03
  CSA_P1  : 1.06194e-02 ± 4.03205e-04
  CSA_P2  : -5.29762e-05 ± 6.15382e-06
---------------------------------------
N_BROKEN_DISC :  0 | N_BROKEN_FAST :  []
N_BROKEN_CABLE : 0
LIST_OF_BROKEN_CABLES : []
---------------------------------------
VI_before_Init : ['1.199', '0.4025', '1.800', '0.0921', '1.800', '0.1599', '7.000', '0.6894']
VI_after__Init : ['1.200', '0.4021', '1.800', '0.0908', '1.800', '0.1587', '7.000', '0.6901']
VI_at__the_End : ['1.200', '0.5164', '1.800', '0.0747', '1.800', '0.1717', '7.000', '0.6902']
14:43:07:ST3_Shared:INFO:	/home/cbm/public_html/Production_LogDir/Microcable/XA-000-08-002-001-006-236-02//TestDate_2023_09_07-14_41_51/