FEB_2035    22.02.24 15:39:17

TextEdit.txt
            15:39:05:ST3_hmp4040:INFO:	ROHDE&SCHWARZ,HMP4040,110099,HW50020003/SW2.72
15:39:05:febtest:INFO:	FEB 8-2 selected
15:39:05:smx_tester:INFO:	Setting Elink clock mode to 160 MHz
15:39:05:febtest:INFO:	FEB type: 8.2
15:39:05:febtest:INFO:	FEB SN: 2035
15:39:06:febtest:INFO:	FEB 8-2 selected
15:39:06:smx_tester:INFO:	Setting Elink clock mode to 160 MHz
15:39:15:ST3_Shared:INFO:	Listo of operators:Irakli; 
15:39:17:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
15:39:17:ST3_Shared:INFO:	--------------------------FEB-ASIC--------------------------
15:39:17:ST3_Shared:INFO:	oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
15:39:17:febtest:INFO:	Testing FEB with SN 2035
15:39:20:smx_tester:INFO:	Scanning setup
15:39:20:elinks:INFO:	Disabling clock on downlink 0
15:39:20:elinks:INFO:	Disabling clock on downlink 1
15:39:20:elinks:INFO:	Disabling clock on downlink 2
15:39:20:elinks:INFO:	Disabling clock on downlink 3
15:39:20:elinks:INFO:	Disabling clock on downlink 4
15:39:20:setup_element:INFO:	Checking SOS, encoding_mode: SOS
15:39:20:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [0]
15:39:20:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
15:39:20:elinks:INFO:	Disabling clock on downlink 0
15:39:20:elinks:INFO:	Disabling clock on downlink 1
15:39:20:elinks:INFO:	Disabling clock on downlink 2
15:39:20:elinks:INFO:	Disabling clock on downlink 3
15:39:20:elinks:INFO:	Disabling clock on downlink 4
15:39:20:setup_element:INFO:	Checking SOS, encoding_mode: SOS
15:39:20:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [1]
15:39:20:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
15:39:20:elinks:INFO:	Disabling clock on downlink 0
15:39:20:elinks:INFO:	Disabling clock on downlink 1
15:39:20:elinks:INFO:	Disabling clock on downlink 2
15:39:20:elinks:INFO:	Disabling clock on downlink 3
15:39:20:elinks:INFO:	Disabling clock on downlink 4
15:39:20:setup_element:INFO:	Checking SOS, encoding_mode: SOS
15:39:20:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 16
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 17
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 18
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 19
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 20
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 21
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 22
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 23
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 24
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 25
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 26
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 27
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 28
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 29
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 30
15:39:20:setup_element:INFO:	SOS detected for group 0, downlink 2, uplink 31
15:39:20:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
15:39:20:elinks:INFO:	Disabling clock on downlink 0
15:39:20:elinks:INFO:	Disabling clock on downlink 1
15:39:20:elinks:INFO:	Disabling clock on downlink 2
15:39:20:elinks:INFO:	Disabling clock on downlink 3
15:39:20:elinks:INFO:	Disabling clock on downlink 4
15:39:20:setup_element:INFO:	Checking SOS, encoding_mode: SOS
15:39:20:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [3]
15:39:20:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
15:39:20:elinks:INFO:	Disabling clock on downlink 0
15:39:20:elinks:INFO:	Disabling clock on downlink 1
15:39:20:elinks:INFO:	Disabling clock on downlink 2
15:39:20:elinks:INFO:	Disabling clock on downlink 3
15:39:20:elinks:INFO:	Disabling clock on downlink 4
15:39:20:setup_element:INFO:	Checking SOS, encoding_mode: SOS
15:39:20:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [4]
15:39:21:setup_element:INFO:	Reassigning uplinks to uplinks which passed SOS detection
15:39:21:setup_element:INFO:	Scanning clock phase
15:39:21:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
15:39:21:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
15:39:21:setup_element:INFO:	Clock phase scan results for group 0, downlink 2
15:39:21:setup_element:INFO:	Eye window for uplink 16: __________________________________________________________________________XXXXX_
Clock Delay: 36
15:39:21:setup_element:INFO:	Eye window for uplink 17: __________________________________________________________________________XXXXX_
Clock Delay: 36
15:39:21:setup_element:INFO:	Eye window for uplink 18: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 19: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 20: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 21: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 22: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 23: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 24: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 25: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 26: _______________________________________________________________________XXXXXX___
Clock Delay: 33
15:39:21:setup_element:INFO:	Eye window for uplink 27: _______________________________________________________________________XXXXXX___
Clock Delay: 33
15:39:21:setup_element:INFO:	Eye window for uplink 28: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 29: _________________________________________________________________________XXXXX__
Clock Delay: 35
15:39:21:setup_element:INFO:	Eye window for uplink 30: __________________________________________________________________________XXXXX_
Clock Delay: 36
15:39:21:setup_element:INFO:	Eye window for uplink 31: __________________________________________________________________________XXXXX_
Clock Delay: 36
15:39:21:setup_element:INFO:	Setting the clock phase to 34 for group 0, downlink 2
15:39:21:setup_element:INFO:	Scanning data phases
15:39:21:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
15:39:21:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
15:39:26:setup_element:INFO:	Data phase scan results for group 0, downlink 2
15:39:26:setup_element:INFO:	Eye window for uplink 16: X_________________________________XXXXXX
Data delay found: 17
15:39:26:setup_element:INFO:	Eye window for uplink 17: ________________________________XXXX____
Data delay found: 13
15:39:26:setup_element:INFO:	Eye window for uplink 18: ___________________________________XXXXX
Data delay found: 17
15:39:26:setup_element:INFO:	Eye window for uplink 19: ________________________________XXXX____
Data delay found: 13
15:39:26:setup_element:INFO:	Eye window for uplink 20: _______________________________XXXXX____
Data delay found: 13
15:39:26:setup_element:INFO:	Eye window for uplink 21: ______________________________XXXXX_____
Data delay found: 12
15:39:26:setup_element:INFO:	Eye window for uplink 22: _________________________________XXXX___
Data delay found: 14
15:39:26:setup_element:INFO:	Eye window for uplink 23: _____________________________XXXX_______
Data delay found: 10
15:39:26:setup_element:INFO:	Eye window for uplink 24: ___XXXXX________________________________
Data delay found: 25
15:39:26:setup_element:INFO:	Eye window for uplink 25: ______XXXXXX____________________________
Data delay found: 28
15:39:26:setup_element:INFO:	Eye window for uplink 26: __XXXXX_________________________________
Data delay found: 24
15:39:26:setup_element:INFO:	Eye window for uplink 27: ______XXXXXX____________________________
Data delay found: 28
15:39:26:setup_element:INFO:	Eye window for uplink 28: ________XXXXX___________________________
Data delay found: 30
15:39:26:setup_element:INFO:	Eye window for uplink 29: ___________XXXXX________________________
Data delay found: 33
15:39:26:setup_element:INFO:	Eye window for uplink 30: ___________XXXXXX_______________________
Data delay found: 33
15:39:26:setup_element:INFO:	Eye window for uplink 31: ____________XXXX________________________
Data delay found: 33
15:39:26:setup_element:INFO:	Setting the data phase to 17 for uplink 16
15:39:26:setup_element:INFO:	Setting the data phase to 13 for uplink 17
15:39:26:setup_element:INFO:	Setting the data phase to 17 for uplink 18
15:39:26:setup_element:INFO:	Setting the data phase to 13 for uplink 19
15:39:26:setup_element:INFO:	Setting the data phase to 13 for uplink 20
15:39:26:setup_element:INFO:	Setting the data phase to 12 for uplink 21
15:39:26:setup_element:INFO:	Setting the data phase to 14 for uplink 22
15:39:26:setup_element:INFO:	Setting the data phase to 10 for uplink 23
15:39:26:setup_element:INFO:	Setting the data phase to 25 for uplink 24
15:39:26:setup_element:INFO:	Setting the data phase to 28 for uplink 25
15:39:26:setup_element:INFO:	Setting the data phase to 24 for uplink 26
15:39:26:setup_element:INFO:	Setting the data phase to 28 for uplink 27
15:39:26:setup_element:INFO:	Setting the data phase to 30 for uplink 28
15:39:26:setup_element:INFO:	Setting the data phase to 33 for uplink 29
15:39:26:setup_element:INFO:	Setting the data phase to 33 for uplink 30
15:39:26:setup_element:INFO:	Setting the data phase to 33 for uplink 31
15:39:26:ST3_emu:ERROR:	[
Setup Element:
  Group: 0
  Downlink: 2
  Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
  ASICs Map: None
  Clock Phase Characteristic:
    Optimal Phase: 34
    Window Length: 72
    Eye Windows:
      Uplink 16: __________________________________________________________________________XXXXX_
      Uplink 17: __________________________________________________________________________XXXXX_
      Uplink 18: _________________________________________________________________________XXXXX__
      Uplink 19: _________________________________________________________________________XXXXX__
      Uplink 20: _________________________________________________________________________XXXXX__
      Uplink 21: _________________________________________________________________________XXXXX__
      Uplink 22: _________________________________________________________________________XXXXX__
      Uplink 23: _________________________________________________________________________XXXXX__
      Uplink 24: _________________________________________________________________________XXXXX__
      Uplink 25: _________________________________________________________________________XXXXX__
      Uplink 26: _______________________________________________________________________XXXXXX___
      Uplink 27: _______________________________________________________________________XXXXXX___
      Uplink 28: _________________________________________________________________________XXXXX__
      Uplink 29: _________________________________________________________________________XXXXX__
      Uplink 30: __________________________________________________________________________XXXXX_
      Uplink 31: __________________________________________________________________________XXXXX_
  Data phase characteristics:
    Uplink 16:
      Optimal Phase: 17
      Window Length: 33
      Eye Window: X_________________________________XXXXXX
    Uplink 17:
      Optimal Phase: 13
      Window Length: 36
      Eye Window: ________________________________XXXX____
    Uplink 18:
      Optimal Phase: 17
      Window Length: 35
      Eye Window: ___________________________________XXXXX
    Uplink 19:
      Optimal Phase: 13
      Window Length: 36
      Eye Window: ________________________________XXXX____
    Uplink 20:
      Optimal Phase: 13
      Window Length: 35
      Eye Window: _______________________________XXXXX____
    Uplink 21:
      Optimal Phase: 12
      Window Length: 35
      Eye Window: ______________________________XXXXX_____
    Uplink 22:
      Optimal Phase: 14
      Window Length: 36
      Eye Window: _________________________________XXXX___
    Uplink 23:
      Optimal Phase: 10
      Window Length: 36
      Eye Window: _____________________________XXXX_______
    Uplink 24:
      Optimal Phase: 25
      Window Length: 35
      Eye Window: ___XXXXX________________________________
    Uplink 25:
      Optimal Phase: 28
      Window Length: 34
      Eye Window: ______XXXXXX____________________________
    Uplink 26:
      Optimal Phase: 24
      Window Length: 35
      Eye Window: __XXXXX_________________________________
    Uplink 27:
      Optimal Phase: 28
      Window Length: 34
      Eye Window: ______XXXXXX____________________________
    Uplink 28:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 29:
      Optimal Phase: 33
      Window Length: 35
      Eye Window: ___________XXXXX________________________
    Uplink 30:
      Optimal Phase: 33
      Window Length: 34
      Eye Window: ___________XXXXXX_______________________
    Uplink 31:
      Optimal Phase: 33
      Window Length: 36
      Eye Window: ____________XXXX________________________
]
15:39:26:setup_element:INFO:	Beginning SMX ASICs map scan
15:39:26:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
15:39:26:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
15:39:26:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
15:39:26:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
15:39:26:uplink:INFO:	Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
15:39:26:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 0, uplink 23
15:39:26:setup_element:INFO:	Adding ASIC 0x0, ASIC uplink 1, uplink 22
15:39:26:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 0, uplink 30
15:39:26:setup_element:INFO:	Adding ASIC 0x1, ASIC uplink 1, uplink 31
15:39:27:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 0, uplink 21
15:39:27:setup_element:INFO:	Adding ASIC 0x2, ASIC uplink 1, uplink 20
15:39:27:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 0, uplink 28
15:39:27:setup_element:INFO:	Adding ASIC 0x3, ASIC uplink 1, uplink 29
15:39:27:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 0, uplink 19
15:39:27:setup_element:INFO:	Adding ASIC 0x4, ASIC uplink 1, uplink 18
15:39:27:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 0, uplink 26
15:39:27:setup_element:INFO:	Adding ASIC 0x5, ASIC uplink 1, uplink 27
15:39:27:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 0, uplink 17
15:39:27:setup_element:INFO:	Adding ASIC 0x6, ASIC uplink 1, uplink 16
15:39:27:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 0, uplink 24
15:39:27:setup_element:INFO:	Adding ASIC 0x7, ASIC uplink 1, uplink 25
15:39:29:ST3_emu:ERROR:	
Setup Element:
  Group: 0
  Downlink: 2
  Uplinks: [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
  ASICs Map:
    ASIC address 0x0: (ASIC uplink, uplink): (0, 23), (1, 22)
    ASIC address 0x1: (ASIC uplink, uplink): (0, 30), (1, 31)
    ASIC address 0x2: (ASIC uplink, uplink): (0, 21), (1, 20)
    ASIC address 0x3: (ASIC uplink, uplink): (0, 28), (1, 29)
    ASIC address 0x4: (ASIC uplink, uplink): (0, 19), (1, 18)
    ASIC address 0x5: (ASIC uplink, uplink): (0, 26), (1, 27)
    ASIC address 0x6: (ASIC uplink, uplink): (0, 17), (1, 16)
    ASIC address 0x7: (ASIC uplink, uplink): (0, 24), (1, 25)
  Clock Phase Characteristic:
    Optimal Phase: 34
    Window Length: 72
    Eye Windows:
      Uplink 16: __________________________________________________________________________XXXXX_
      Uplink 17: __________________________________________________________________________XXXXX_
      Uplink 18: _________________________________________________________________________XXXXX__
      Uplink 19: _________________________________________________________________________XXXXX__
      Uplink 20: _________________________________________________________________________XXXXX__
      Uplink 21: _________________________________________________________________________XXXXX__
      Uplink 22: _________________________________________________________________________XXXXX__
      Uplink 23: _________________________________________________________________________XXXXX__
      Uplink 24: _________________________________________________________________________XXXXX__
      Uplink 25: _________________________________________________________________________XXXXX__
      Uplink 26: _______________________________________________________________________XXXXXX___
      Uplink 27: _______________________________________________________________________XXXXXX___
      Uplink 28: _________________________________________________________________________XXXXX__
      Uplink 29: _________________________________________________________________________XXXXX__
      Uplink 30: __________________________________________________________________________XXXXX_
      Uplink 31: __________________________________________________________________________XXXXX_
  Data phase characteristics:
    Uplink 16:
      Optimal Phase: 17
      Window Length: 33
      Eye Window: X_________________________________XXXXXX
    Uplink 17:
      Optimal Phase: 13
      Window Length: 36
      Eye Window: ________________________________XXXX____
    Uplink 18:
      Optimal Phase: 17
      Window Length: 35
      Eye Window: ___________________________________XXXXX
    Uplink 19:
      Optimal Phase: 13
      Window Length: 36
      Eye Window: ________________________________XXXX____
    Uplink 20:
      Optimal Phase: 13
      Window Length: 35
      Eye Window: _______________________________XXXXX____
    Uplink 21:
      Optimal Phase: 12
      Window Length: 35
      Eye Window: ______________________________XXXXX_____
    Uplink 22:
      Optimal Phase: 14
      Window Length: 36
      Eye Window: _________________________________XXXX___
    Uplink 23:
      Optimal Phase: 10
      Window Length: 36
      Eye Window: _____________________________XXXX_______
    Uplink 24:
      Optimal Phase: 25
      Window Length: 35
      Eye Window: ___XXXXX________________________________
    Uplink 25:
      Optimal Phase: 28
      Window Length: 34
      Eye Window: ______XXXXXX____________________________
    Uplink 26:
      Optimal Phase: 24
      Window Length: 35
      Eye Window: __XXXXX_________________________________
    Uplink 27:
      Optimal Phase: 28
      Window Length: 34
      Eye Window: ______XXXXXX____________________________
    Uplink 28:
      Optimal Phase: 30
      Window Length: 35
      Eye Window: ________XXXXX___________________________
    Uplink 29:
      Optimal Phase: 33
      Window Length: 35
      Eye Window: ___________XXXXX________________________
    Uplink 30:
      Optimal Phase: 33
      Window Length: 34
      Eye Window: ___________XXXXXX_______________________
    Uplink 31:
      Optimal Phase: 33
      Window Length: 36
      Eye Window: ____________XXXX________________________

15:39:29:setup_element:INFO:	Performing Elink synchronization
15:39:29:master:INFO:	Setting encoding mode SOS for groups [0], downlinks [2]
15:39:29:master:INFO:	Setting encoding mode K.28.1 for groups [0], downlinks [2]
15:39:29:master:INFO:	Setting encoding mode EOS for groups [0], downlinks [2]
15:39:29:master:INFO:	Setting encoding mode FRAME for groups [0], downlinks [2]
15:39:29:setup_element:INFO:	Writing SMX Elink masks for group 0, downlink 2
15:39:29:uplink:INFO:	Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
15:39:29:ST3_emu:INFO:	Number of chips: 8
addr  |  upli  |  dwnli  |  grp |  uplinks | uplinks_map
   0  |   [0]   |  2  |  0  |     [23]     |  [(0, 23), (1, 22)]
   1  |   [0]   |  2  |  0  |     [30]     |  [(0, 30), (1, 31)]
   2  |   [0]   |  2  |  0  |     [21]     |  [(0, 21), (1, 20)]
   3  |   [0]   |  2  |  0  |     [28]     |  [(0, 28), (1, 29)]
   4  |   [0]   |  2  |  0  |     [19]     |  [(0, 19), (1, 18)]
   5  |   [0]   |  2  |  0  |     [26]     |  [(0, 26), (1, 27)]
   6  |   [0]   |  2  |  0  |     [17]     |  [(0, 17), (1, 16)]
   7  |   [0]   |  2  |  0  |     [24]     |  [(0, 24), (1, 25)]
FEB type: B FEB_A: 0 FEB_B: 1
15:39:31:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:39:31:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1159.7
15:39:31:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1165.6
15:39:31:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  28.2 | 1236.2
15:39:31:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  44.1 | 1183.3
15:39:32:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  18.7 | 1259.6
15:39:32:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  44.1 | 1189.2
15:39:32:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  15.6 | 1282.9
15:39:32:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  34.6 | 1212.7
15:39:32:ST3_smx:INFO:	Configuring SMX FAST
15:39:34:ST3_smx:INFO:	chip: 23-0 	 44.073563 C 	 1177.390875 mV
15:39:34:ST3_smx:INFO:		Electrons
15:39:34:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:37:ST3_smx:INFO:	----> Checking Analog response
15:39:37:ST3_smx:INFO:	----> Checking broken channels
15:39:37:ST3_smx:INFO:	Total # broken ch: 0
15:39:37:ST3_smx:INFO:	List FAST: []
15:39:37:ST3_smx:INFO:	List SLOW: []
15:39:37:ST3_smx:INFO:		Holes
15:39:37:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:39:ST3_smx:INFO:	----> Checking Analog response
15:39:39:ST3_smx:INFO:	----> Checking broken channels
15:39:40:ST3_smx:INFO:	Total # broken ch: 0
15:39:40:ST3_smx:INFO:	List FAST: []
15:39:40:ST3_smx:INFO:	List SLOW: []
15:39:40:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:39:40:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1171.5
15:39:40:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1165.6
15:39:40:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  28.2 | 1236.2
15:39:40:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  44.1 | 1183.3
15:39:41:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  18.7 | 1259.6
15:39:41:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  44.1 | 1189.2
15:39:41:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  15.6 | 1282.9
15:39:41:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  34.6 | 1212.7
15:39:42:ST3_smx:INFO:	Configuring SMX FAST
15:39:44:ST3_smx:INFO:	chip: 30-1 	 47.250730 C 	 1171.483840 mV
15:39:44:ST3_smx:INFO:		Electrons
15:39:44:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:46:ST3_smx:INFO:	----> Checking Analog response
15:39:46:ST3_smx:INFO:	----> Checking broken channels
15:39:46:ST3_smx:INFO:	Total # broken ch: 0
15:39:46:ST3_smx:INFO:	List FAST: []
15:39:46:ST3_smx:INFO:	List SLOW: []
15:39:46:ST3_smx:INFO:		Holes
15:39:46:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:49:ST3_smx:INFO:	----> Checking Analog response
15:39:49:ST3_smx:INFO:	----> Checking broken channels
15:39:49:ST3_smx:INFO:	Total # broken ch: 0
15:39:49:ST3_smx:INFO:	List FAST: []
15:39:49:ST3_smx:INFO:	List SLOW: []
15:39:49:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:39:49:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1171.5
15:39:49:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1171.5
15:39:49:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  28.2 | 1236.2
15:39:50:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  47.3 | 1183.3
15:39:50:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  21.9 | 1259.6
15:39:50:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  44.1 | 1189.2
15:39:50:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  18.7 | 1282.9
15:39:50:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  34.6 | 1212.7
15:39:51:ST3_smx:INFO:	Configuring SMX FAST
15:39:53:ST3_smx:INFO:	chip: 21-2 	 40.898880 C 	 1206.851500 mV
15:39:53:ST3_smx:INFO:		Electrons
15:39:53:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:55:ST3_smx:INFO:	----> Checking Analog response
15:39:55:ST3_smx:INFO:	----> Checking broken channels
15:39:56:ST3_smx:INFO:	Total # broken ch: 0
15:39:56:ST3_smx:INFO:	List FAST: []
15:39:56:ST3_smx:INFO:	List SLOW: []
15:39:56:ST3_smx:INFO:		Holes
15:39:56:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:39:58:ST3_smx:INFO:	----> Checking Analog response
15:39:58:ST3_smx:INFO:	----> Checking broken channels
15:39:58:ST3_smx:INFO:	Total # broken ch: 0
15:39:58:ST3_smx:INFO:	List FAST: []
15:39:58:ST3_smx:INFO:	List SLOW: []
15:39:58:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:39:58:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1171.5
15:39:58:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1171.5
15:39:59:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  44.1 | 1201.0
15:39:59:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  47.3 | 1183.3
15:39:59:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  21.9 | 1259.6
15:39:59:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  44.1 | 1189.2
15:39:59:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  18.7 | 1288.7
15:40:00:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  37.7 | 1212.7
15:40:00:ST3_smx:INFO:	Configuring SMX FAST
15:40:02:ST3_smx:INFO:	chip: 28-3 	 50.430383 C 	 1171.483840 mV
15:40:02:ST3_smx:INFO:		Electrons
15:40:02:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:05:ST3_smx:INFO:	----> Checking Analog response
15:40:05:ST3_smx:INFO:	----> Checking broken channels
15:40:05:ST3_smx:INFO:	Total # broken ch: 0
15:40:05:ST3_smx:INFO:	List FAST: []
15:40:05:ST3_smx:INFO:	List SLOW: []
15:40:05:ST3_smx:INFO:		Holes
15:40:05:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:07:ST3_smx:INFO:	----> Checking Analog response
15:40:07:ST3_smx:INFO:	----> Checking broken channels
15:40:07:ST3_smx:INFO:	Total # broken ch: 0
15:40:07:ST3_smx:INFO:	List FAST: []
15:40:07:ST3_smx:INFO:	List SLOW: []
15:40:07:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:40:07:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1171.5
15:40:08:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1171.5
15:40:08:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  40.9 | 1201.0
15:40:08:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  50.4 | 1171.5
15:40:08:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  21.9 | 1259.6
15:40:08:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  44.1 | 1189.2
15:40:09:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  18.7 | 1288.7
15:40:09:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  37.7 | 1212.7
15:40:09:ST3_smx:INFO:	Configuring SMX FAST
15:40:12:ST3_smx:INFO:	chip: 19-4 	 25.062742 C 	 1259.567515 mV
15:40:12:ST3_smx:INFO:		Electrons
15:40:12:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:14:ST3_smx:INFO:	----> Checking Analog response
15:40:14:ST3_smx:INFO:	----> Checking broken channels
15:40:14:ST3_smx:INFO:	Total # broken ch: 0
15:40:14:ST3_smx:INFO:	List FAST: []
15:40:14:ST3_smx:INFO:	List SLOW: []
15:40:14:ST3_smx:INFO:		Holes
15:40:14:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:16:ST3_smx:INFO:	----> Checking Analog response
15:40:16:ST3_smx:INFO:	----> Checking broken channels
15:40:17:ST3_smx:INFO:	Total # broken ch: 0
15:40:17:ST3_smx:INFO:	List FAST: []
15:40:17:ST3_smx:INFO:	List SLOW: []
15:40:17:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:40:17:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1177.4
15:40:17:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1177.4
15:40:17:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  40.9 | 1206.9
15:40:18:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  50.4 | 1171.5
15:40:18:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  25.1 | 1259.6
15:40:18:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  47.3 | 1189.2
15:40:18:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  18.7 | 1288.7
15:40:18:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  37.7 | 1212.7
15:40:19:ST3_smx:INFO:	Configuring SMX FAST
15:40:21:ST3_smx:INFO:	chip: 26-5 	 44.073563 C 	 1195.082160 mV
15:40:21:ST3_smx:INFO:		Electrons
15:40:21:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:24:ST3_smx:INFO:	----> Checking Analog response
15:40:24:ST3_smx:INFO:	----> Checking broken channels
15:40:24:ST3_smx:INFO:	Total # broken ch: 0
15:40:24:ST3_smx:INFO:	List FAST: []
15:40:24:ST3_smx:INFO:	List SLOW: []
15:40:24:ST3_smx:INFO:		Holes
15:40:24:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:26:ST3_smx:INFO:	----> Checking Analog response
15:40:26:ST3_smx:INFO:	----> Checking broken channels
15:40:26:ST3_smx:INFO:	Total # broken ch: 0
15:40:26:ST3_smx:INFO:	List FAST: []
15:40:26:ST3_smx:INFO:	List SLOW: []
15:40:26:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:40:26:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  47.3 | 1171.5
15:40:27:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  50.4 | 1171.5
15:40:27:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  44.1 | 1206.9
15:40:27:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  50.4 | 1171.5
15:40:27:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  25.1 | 1259.6
15:40:27:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  47.3 | 1195.1
15:40:28:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  18.7 | 1288.7
15:40:28:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  37.7 | 1212.7
15:40:28:ST3_smx:INFO:	Configuring SMX FAST
15:40:31:ST3_smx:INFO:	chip: 17-6 	 28.225000 C 	 1253.730060 mV
15:40:31:ST3_smx:INFO:		Electrons
15:40:31:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:33:ST3_smx:INFO:	----> Checking Analog response
15:40:33:ST3_smx:INFO:	----> Checking broken channels
15:40:33:ST3_smx:INFO:	Total # broken ch: 0
15:40:33:ST3_smx:INFO:	List FAST: []
15:40:33:ST3_smx:INFO:	List SLOW: []
15:40:33:ST3_smx:INFO:		Holes
15:40:33:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:35:ST3_smx:INFO:	----> Checking Analog response
15:40:35:ST3_smx:INFO:	----> Checking broken channels
15:40:35:ST3_smx:INFO:	Total # broken ch: 0
15:40:35:ST3_smx:INFO:	List FAST: []
15:40:35:ST3_smx:INFO:	List SLOW: []
15:40:35:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:40:36:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  50.4 | 1177.4
15:40:36:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  53.6 | 1171.5
15:40:36:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  44.1 | 1206.9
15:40:36:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  53.6 | 1171.5
15:40:36:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  25.1 | 1259.6
15:40:37:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  47.3 | 1195.1
15:40:37:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  31.4 | 1247.9
15:40:37:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  37.7 | 1212.7
15:40:38:ST3_smx:INFO:	Configuring SMX FAST
15:40:40:ST3_smx:INFO:	chip: 24-7 	 47.250730 C 	 1189.190035 mV
15:40:40:ST3_smx:INFO:		Electrons
15:40:40:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:42:ST3_smx:INFO:	----> Checking Analog response
15:40:42:ST3_smx:INFO:	----> Checking broken channels
15:40:42:ST3_smx:INFO:	Total # broken ch: 0
15:40:42:ST3_smx:INFO:	List FAST: []
15:40:42:ST3_smx:INFO:	List SLOW: []
15:40:42:ST3_smx:INFO:		Holes
15:40:42:ST3_smx:INFO:			Injected pulses: 150LSB, amp_cal 8.400000 fC
15:40:45:ST3_smx:INFO:	----> Checking Analog response
15:40:45:ST3_smx:INFO:	----> Checking broken channels
15:40:45:ST3_smx:INFO:	Total # broken ch: 0
15:40:45:ST3_smx:INFO:	List FAST: []
15:40:45:ST3_smx:INFO:	List SLOW: []
15:40:45:febtest:INFO:	_Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
15:40:45:febtest:INFO:	23-00 | XA-000-08-002-000-007-008-06 |  50.4 | 1177.4
15:40:45:febtest:INFO:	30-01 | XA-000-08-002-000-007-199-09 |  53.6 | 1177.4
15:40:45:febtest:INFO:	21-02 | XA-000-08-002-000-007-031-01 |  44.1 | 1206.9
15:40:46:febtest:INFO:	28-03 | XA-000-08-002-000-007-198-09 |  50.4 | 1171.5
15:40:46:febtest:INFO:	19-04 | XA-000-08-002-000-007-041-08 |  28.2 | 1259.6
15:40:46:febtest:INFO:	26-05 | XA-000-08-002-000-007-127-10 |  47.3 | 1195.1
15:40:46:febtest:INFO:	17-06 | XA-000-08-002-000-007-047-08 |  31.4 | 1253.7
15:40:46:febtest:INFO:	24-07 | XA-000-08-002-000-007-083-04 |  47.3 | 1183.3
############################################################
#                   S U M M A R Y                          #
############################################################
{'TEST_NAME': 'FEB-ASIC', 'TEST_DATE': '24_02_22-15_39_17', 'OPERATOR': 'Irakli; ', 'PROJECT': 'KIT', 'SITE': 'KIT', 'SETUP': 'KIT_TEST_SETUP_1', 'ASIC_ID': 'XA-000-08-002-000-007-083-04', 'FUSED_ID': 6359364699116565812, 'HW_ADDR': 7, 'UPLINK': 24, 'VERS_NO': '', 'CABLE_SET_ID': '', 'IC_TEMP': '0', 'VDDM': '0', 'AUX': '0', 'CSABIAS': '0', 'VDDM_INT': '0', 'ADC_Chi2': 0.0, 'ADC_NDF': 0, 'ADC_P0': 0.0, 'ADC_P1': 0.006824, 'ADC_P2': -2.485e-06, 'ADC_P0err': 0.001, 'ADC_P1err': 0.001, 'ADC_P2err': 1e-05, 'ADC_VREF_P': 58, 'ADC_VREF_N': 30, 'ADC_VREF_T': 128, 'ADC_VREF_TR': 122, 'THR2_GLB': 30, 'LOOP__PLS': 100, 'CALIB_PLS': 250, 'SnsLoop': 5, 'IFED': 31, 'CSA_BIAS': 15, 'CSA_Chi2': 0.0, 'CSA_NDF': 0, 'CSA_P0': 0.0, 'CSA_P1': 0.0, 'CSA_P2': 0.0, 'CSA_P0err': 0.0, 'CSA_P1err': 0.0, 'CSA_P2err': 0.0, 'CONF_FAIL_REG': 0, 'N_BROKEN_DISC': 0, 'N_BROKEN_FAST': '[]', 'N_BROKEN_SLOW': '[]', 'P_BROKEN_DISC': 0, 'P_BROKEN_FAST': '[]', 'P_BROKEN_SLOW': '[]', 'ASIC_QA_category': '', 'N_BROKEN_CABLE': 0, 'LIST_OF_BROKEN_CABLES': 0, 'FEB_SN': '2035', 'FEB_TYPE': 8.2, 'FEB_UPLINKS': 2, 'FEB_A': 0, 'FEB_B': 1, 'ADDR_0': '', 'ADDR_1': '', 'ADDR_2': '', 'ADDR_3': '', 'ADDR_4': '', 'ADDR_5': '', 'ADDR_6': '', 'ADDR_7': '', 'SENSOR_ID': '', 'MODULE_NAME': '', 'MODULE_LADDER': '', 'MODULE_MODULE': '', 'MODULE_SIZE': '', 'MODULE_GRADE': '', 'MODULE_TYPE': '', 'VI_bInit': ['2.800', '1.9150', '2.200', '2.5430', '0.000', '0.0000', '7.000', '1.6710'], 'VI_aInit': ['0', '0', '0', '0', '0', '0'], 'VI_atEnd': ['0', '0', '0', '0', '0', '0'], 'AMP_CAL': 150, 'PlsLoop': 500, 'N_ANA_PRESENT': 'Analog response OK', 'N_DISC_FAIL_CH': 0, 'N_ANA_FAIL_CH': '0', 'P_ANA_PRESENT': 'Analog response OK', 'P_DISC_FAIL_CH': 0, 'P_ANA_FAIL_CH': '0'}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

{'CSA_FRONT': 30, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 15, 'AMP_CAL': 150, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 30, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================

############################################################
#                   S U M M A R Y                          #
############################################################
TEST_NAME : FEB-ASIC
TEST_DATE : 24_02_22-15_39_17
OPERATOR  : Irakli; 
SITE      : KIT
SETUP     : KIT_TEST_SETUP_1
Set-ID    : 
---------------------------------------
MODULE_NAME : 
FEB_SN : 2035
FEB_TYPE : 8.2
FEB_UPLINKS : 2
FEB_A : 0
FEB_B : 1
---------------------------------------
MODULE_NAME
---------------------------------------
VI_before_Init : ['2.800', '1.9150', '2.200', '2.5430', '0.000', '0.0000', '7.000', '1.6710']
VI_after__Init : ['2.800', '1.9900', '2.200', '0.3192', '0.000', '0.0000', '7.000', '1.6650']
VI_at__the_End : ['2.800', '1.9900', '2.200', '0.3192', '0.000', '0.0000', '7.000', '1.6650']