FEB_3044 01.07.24 09:44:19
Info
09:44:19:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:44:19:ST3_Shared:INFO: FEB-Microcable
09:44:19:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
09:44:19:febtest:INFO: Testing FEB with SN 3044
09:44:21:smx_tester:INFO: Scanning setup
09:44:21:elinks:INFO: Disabling clock on downlink 0
09:44:21:elinks:INFO: Disabling clock on downlink 1
09:44:21:elinks:INFO: Disabling clock on downlink 2
09:44:21:elinks:INFO: Disabling clock on downlink 3
09:44:21:elinks:INFO: Disabling clock on downlink 4
09:44:21:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
09:44:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:44:21:elinks:INFO: Disabling clock on downlink 0
09:44:21:elinks:INFO: Disabling clock on downlink 1
09:44:21:elinks:INFO: Disabling clock on downlink 2
09:44:21:elinks:INFO: Disabling clock on downlink 3
09:44:21:elinks:INFO: Disabling clock on downlink 4
09:44:21:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 0
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 1
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 2
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 3
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 4
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 5
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 6
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 7
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 8
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 9
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 10
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 11
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 12
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 13
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 14
09:44:21:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 15
09:44:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:44:21:elinks:INFO: Disabling clock on downlink 0
09:44:21:elinks:INFO: Disabling clock on downlink 1
09:44:21:elinks:INFO: Disabling clock on downlink 2
09:44:21:elinks:INFO: Disabling clock on downlink 3
09:44:21:elinks:INFO: Disabling clock on downlink 4
09:44:21:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
09:44:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:44:21:elinks:INFO: Disabling clock on downlink 0
09:44:21:elinks:INFO: Disabling clock on downlink 1
09:44:21:elinks:INFO: Disabling clock on downlink 2
09:44:21:elinks:INFO: Disabling clock on downlink 3
09:44:21:elinks:INFO: Disabling clock on downlink 4
09:44:21:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
09:44:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:44:21:elinks:INFO: Disabling clock on downlink 0
09:44:21:elinks:INFO: Disabling clock on downlink 1
09:44:21:elinks:INFO: Disabling clock on downlink 2
09:44:21:elinks:INFO: Disabling clock on downlink 3
09:44:21:elinks:INFO: Disabling clock on downlink 4
09:44:21:setup_element:INFO: Checking SOS, encoding_mode: SOS
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
09:44:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
09:44:21:setup_element:INFO: Scanning clock phase
09:44:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:44:22:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:44:22:setup_element:INFO: Clock phase scan results for group 0, downlink 1
09:44:22:setup_element:INFO: Eye window for uplink 0 : _______________________________________________________________________XXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 1 : _______________________________________________________________________XXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 2 : _____________________________________________________________________XXXXXX_____
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 3 : _____________________________________________________________________XXXXXX_____
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 4 : _______________________________________________________________________XXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 5 : _______________________________________________________________________XXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 6 : _____________________________________________________________________XXXXXX_____
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 7 : _____________________________________________________________________XXXXXX_____
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 8 : ______________________________________________________________________XXXXXX____
Clock Delay: 32
09:44:22:setup_element:INFO: Eye window for uplink 9 : ______________________________________________________________________XXXXXX____
Clock Delay: 32
09:44:22:setup_element:INFO: Eye window for uplink 10: ______________________________________________________________________XXXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 11: ______________________________________________________________________XXXXXXX___
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 12: _____________________________________________________________________XXXXX______
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 13: _____________________________________________________________________XXXXX______
Clock Delay: 31
09:44:22:setup_element:INFO: Eye window for uplink 14: _______________________________________________________________________XXXXX____
Clock Delay: 33
09:44:22:setup_element:INFO: Eye window for uplink 15: _______________________________________________________________________XXXXX____
Clock Delay: 33
09:44:22:setup_element:INFO: Setting the clock phase to 32 for group 0, downlink 1
09:44:22:setup_element:INFO: Scanning data phases
09:44:22:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:44:22:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:44:27:setup_element:INFO: Data phase scan results for group 0, downlink 1
09:44:27:setup_element:INFO: Eye window for uplink 0 : _____XXXXX______________________________
Data delay found: 27
09:44:27:setup_element:INFO: Eye window for uplink 1 : XXXXXXXX________________________________
Data delay found: 23
09:44:27:setup_element:INFO: Eye window for uplink 2 : XXXXXXXX________________________________
Data delay found: 23
09:44:27:setup_element:INFO: Eye window for uplink 3 : XXXX_______________________________XXXXX
Data delay found: 19
09:44:27:setup_element:INFO: Eye window for uplink 4 : XXXXX_______________________________XXXX
Data delay found: 20
09:44:27:setup_element:INFO: Eye window for uplink 5 : X________________________________XXXXXXX
Data delay found: 16
09:44:27:setup_element:INFO: Eye window for uplink 6 : ____________________________XXXXXXXX____
Data delay found: 11
09:44:27:setup_element:INFO: Eye window for uplink 7 : _________________________XXXXXXX________
Data delay found: 8
09:44:27:setup_element:INFO: Eye window for uplink 8 : ________________XXXXXXXX______________XX
Data delay found: 7
09:44:27:setup_element:INFO: Eye window for uplink 9 : _____________________XXXXXXXX_________XX
Data delay found: 10
09:44:27:setup_element:INFO: Eye window for uplink 10: ___________________XXXXXXXX_____________
Data delay found: 2
09:44:27:setup_element:INFO: Eye window for uplink 11: ________________________XXXXXXX_________
Data delay found: 7
09:44:27:setup_element:INFO: Eye window for uplink 12: ___________________XXXXXXXX_____________
Data delay found: 2
09:44:27:setup_element:INFO: Eye window for uplink 13: ________________________XXXXXX__________
Data delay found: 6
09:44:27:setup_element:INFO: Eye window for uplink 14: ___________________XXXXXXXXX____________
Data delay found: 3
09:44:27:setup_element:INFO: Eye window for uplink 15: ______________________XXXXXXXXX_________
Data delay found: 6
09:44:27:setup_element:INFO: Setting the data phase to 27 for uplink 0
09:44:27:setup_element:INFO: Setting the data phase to 23 for uplink 1
09:44:27:setup_element:INFO: Setting the data phase to 23 for uplink 2
09:44:27:setup_element:INFO: Setting the data phase to 19 for uplink 3
09:44:27:setup_element:INFO: Setting the data phase to 20 for uplink 4
09:44:27:setup_element:INFO: Setting the data phase to 16 for uplink 5
09:44:27:setup_element:INFO: Setting the data phase to 11 for uplink 6
09:44:27:setup_element:INFO: Setting the data phase to 8 for uplink 7
09:44:27:setup_element:INFO: Setting the data phase to 7 for uplink 8
09:44:27:setup_element:INFO: Setting the data phase to 10 for uplink 9
09:44:27:setup_element:INFO: Setting the data phase to 2 for uplink 10
09:44:27:setup_element:INFO: Setting the data phase to 7 for uplink 11
09:44:27:setup_element:INFO: Setting the data phase to 2 for uplink 12
09:44:27:setup_element:INFO: Setting the data phase to 6 for uplink 13
09:44:27:setup_element:INFO: Setting the data phase to 3 for uplink 14
09:44:27:setup_element:INFO: Setting the data phase to 6 for uplink 15
09:44:27:setup_element:INFO: Beginning SMX ASICs map scan
09:44:27:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:44:27:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:44:27:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
09:44:27:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
09:44:27:uplink:INFO: Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
09:44:27:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 1
09:44:27:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 0
09:44:27:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 8
09:44:27:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 9
09:44:27:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 3
09:44:27:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 2
09:44:28:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 10
09:44:28:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 11
09:44:28:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 5
09:44:28:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 4
09:44:28:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 12
09:44:28:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 13
09:44:28:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 7
09:44:28:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 6
09:44:28:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 14
09:44:28:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 15
09:44:30:setup_element:INFO: Performing Elink synchronization
09:44:30:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
09:44:30:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
09:44:30:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
09:44:30:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
09:44:30:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 1
09:44:30:uplink:INFO: Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
0 | [0] | 1 | 0 | [1] | 2 | [(0, 1), (1, 0)]
1 | [0] | 1 | 0 | [8] | 2 | [(0, 8), (1, 9)]
2 | [0] | 1 | 0 | [3] | 2 | [(0, 3), (1, 2)]
3 | [0] | 1 | 0 | [10] | 2 | [(0, 10), (1, 11)]
4 | [0] | 1 | 0 | [5] | 2 | [(0, 5), (1, 4)]
5 | [0] | 1 | 0 | [12] | 2 | [(0, 12), (1, 13)]
6 | [0] | 1 | 0 | [7] | 2 | [(0, 7), (1, 6)]
7 | [0] | 1 | 0 | [14] | 2 | [(0, 14), (1, 15)]
|_________________________________________________________________________|
09:44:31:febtest:INFO: Init all SMX (CSA): 30
09:44:44:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:44:44:febtest:INFO: 01-00 | XA-000-08-003-000-002-026-00 | 21.9 | 1218.6
09:44:45:febtest:INFO: 08-01 | XA-000-08-003-000-005-081-13 | 40.9 | 1165.6
09:44:45:febtest:INFO: 03-02 | XA-000-08-003-000-002-031-00 | 47.3 | 1135.9
09:44:45:febtest:INFO: 10-03 | XA-000-08-003-000-002-034-09 | 31.4 | 1189.2
09:44:45:febtest:INFO: 05-04 | XA-000-08-003-000-002-036-09 | 37.7 | 1159.7
09:44:45:febtest:INFO: 12-05 | XA-000-08-003-000-001-210-01 | 31.4 | 1183.3
09:44:46:febtest:INFO: 07-06 | XA-000-08-003-000-002-024-00 | 34.6 | 1171.5
09:44:46:febtest:INFO: 14-07 | XA-000-08-003-000-001-209-01 | 34.6 | 1171.5
09:44:47:febtest:INFO: Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
09:44:49:ST3_smx:INFO: chip: 1-0 21.902970 C 1230.330540 mV
09:44:49:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:44:49:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:44:49:ST3_smx:INFO: Electrons
09:44:49:ST3_smx:INFO: # loops 0
09:44:50:ST3_smx:INFO: # loops 1
09:44:52:ST3_smx:INFO: # loops 2
09:44:54:ST3_smx:INFO: Total # of broken channels: 0
09:44:54:ST3_smx:INFO: List of broken channels: []
09:44:54:ST3_smx:INFO: Total # of broken channels: 0
09:44:54:ST3_smx:INFO: List of broken channels: []
09:44:56:ST3_smx:INFO: chip: 8-1 40.898880 C 1177.390875 mV
09:44:56:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:44:56:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:44:56:ST3_smx:INFO: Electrons
09:44:56:ST3_smx:INFO: # loops 0
09:44:57:ST3_smx:INFO: # loops 1
09:44:59:ST3_smx:INFO: # loops 2
09:45:00:ST3_smx:INFO: Total # of broken channels: 0
09:45:00:ST3_smx:INFO: List of broken channels: []
09:45:00:ST3_smx:INFO: Total # of broken channels: 0
09:45:00:ST3_smx:INFO: List of broken channels: []
09:45:02:ST3_smx:INFO: chip: 3-2 47.250730 C 1153.732915 mV
09:45:02:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:02:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:02:ST3_smx:INFO: Electrons
09:45:02:ST3_smx:INFO: # loops 0
09:45:04:ST3_smx:INFO: # loops 1
09:45:05:ST3_smx:INFO: # loops 2
09:45:07:ST3_smx:INFO: Total # of broken channels: 0
09:45:07:ST3_smx:INFO: List of broken channels: []
09:45:07:ST3_smx:INFO: Total # of broken channels: 0
09:45:07:ST3_smx:INFO: List of broken channels: []
09:45:08:ST3_smx:INFO: chip: 10-3 34.556970 C 1200.969315 mV
09:45:08:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:08:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:08:ST3_smx:INFO: Electrons
09:45:08:ST3_smx:INFO: # loops 0
09:45:10:ST3_smx:INFO: # loops 1
09:45:11:ST3_smx:INFO: # loops 2
09:45:13:ST3_smx:INFO: Total # of broken channels: 0
09:45:13:ST3_smx:INFO: List of broken channels: []
09:45:13:ST3_smx:INFO: Total # of broken channels: 0
09:45:13:ST3_smx:INFO: List of broken channels: []
09:45:14:ST3_smx:INFO: chip: 5-4 40.898880 C 1171.483840 mV
09:45:14:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:14:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:14:ST3_smx:INFO: Electrons
09:45:14:ST3_smx:INFO: # loops 0
09:45:16:ST3_smx:INFO: # loops 1
09:45:18:ST3_smx:INFO: # loops 2
09:45:19:ST3_smx:INFO: Total # of broken channels: 0
09:45:19:ST3_smx:INFO: List of broken channels: []
09:45:19:ST3_smx:INFO: Total # of broken channels: 0
09:45:19:ST3_smx:INFO: List of broken channels: []
09:45:21:ST3_smx:INFO: chip: 12-5 34.556970 C 1200.969315 mV
09:45:21:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:21:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:21:ST3_smx:INFO: Electrons
09:45:21:ST3_smx:INFO: # loops 0
09:45:23:ST3_smx:INFO: # loops 1
09:45:24:ST3_smx:INFO: # loops 2
09:45:26:ST3_smx:INFO: Total # of broken channels: 0
09:45:26:ST3_smx:INFO: List of broken channels: []
09:45:26:ST3_smx:INFO: Total # of broken channels: 0
09:45:26:ST3_smx:INFO: List of broken channels: []
09:45:27:ST3_smx:INFO: chip: 7-6 37.726682 C 1183.292940 mV
09:45:27:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:27:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:27:ST3_smx:INFO: Electrons
09:45:27:ST3_smx:INFO: # loops 0
09:45:30:ST3_smx:INFO: # loops 1
09:45:32:ST3_smx:INFO: # loops 2
09:45:34:ST3_smx:INFO: Total # of broken channels: 0
09:45:34:ST3_smx:INFO: List of broken channels: []
09:45:34:ST3_smx:INFO: Total # of broken channels: 0
09:45:34:ST3_smx:INFO: List of broken channels: []
09:45:35:ST3_smx:INFO: chip: 14-7 37.726682 C 1183.292940 mV
09:45:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
09:45:35:ST3_smx:INFO: Electrons
09:45:35:ST3_smx:INFO: # loops 0
09:45:37:ST3_smx:INFO: # loops 1
09:45:38:ST3_smx:INFO: # loops 2
09:45:40:ST3_smx:INFO: Total # of broken channels: 0
09:45:40:ST3_smx:INFO: List of broken channels: []
09:45:40:ST3_smx:INFO: Total # of broken channels: 0
09:45:40:ST3_smx:INFO: List of broken channels: []
09:45:40:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
09:45:40:febtest:INFO: 01-00 | XA-000-08-003-000-002-026-00 | 28.2 | 1253.7
09:45:41:febtest:INFO: 08-01 | XA-000-08-003-000-005-081-13 | 44.1 | 1195.1
09:45:41:febtest:INFO: 03-02 | XA-000-08-003-000-002-031-00 | 50.4 | 1171.5
09:45:41:febtest:INFO: 10-03 | XA-000-08-003-000-002-034-09 | 34.6 | 1224.5
09:45:41:febtest:INFO: 05-04 | XA-000-08-003-000-002-036-09 | 40.9 | 1189.2
09:45:41:febtest:INFO: 12-05 | XA-000-08-003-000-001-210-01 | 34.6 | 1218.6
09:45:42:febtest:INFO: 07-06 | XA-000-08-003-000-002-024-00 | 37.7 | 1201.0
09:45:42:febtest:INFO: 14-07 | XA-000-08-003-000-001-209-01 | 37.7 | 1206.9
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_07_01-09_44_19
OPERATOR : Henrik;
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 3044| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.450', '1.5040', '1.851', '2.5870', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '2.0080', '1.850', '2.3000', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.9410', '1.850', '0.5193', '0.000', '0.0000', '0.000', '0.0000']