FEB_3073 14.08.24 12:49:55
Info
12:49:55:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
12:49:55:ST3_Shared:INFO: FEB-Microcable
12:49:55:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
12:49:55:febtest:INFO: Testing FEB with SN 3073
12:49:57:smx_tester:INFO: Scanning setup
12:49:57:elinks:INFO: Disabling clock on downlink 0
12:49:57:elinks:INFO: Disabling clock on downlink 1
12:49:57:elinks:INFO: Disabling clock on downlink 2
12:49:57:elinks:INFO: Disabling clock on downlink 3
12:49:57:elinks:INFO: Disabling clock on downlink 4
12:49:57:setup_element:INFO: Checking SOS, encoding_mode: SOS
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
12:49:57:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
12:49:57:elinks:INFO: Disabling clock on downlink 0
12:49:57:elinks:INFO: Disabling clock on downlink 1
12:49:57:elinks:INFO: Disabling clock on downlink 2
12:49:57:elinks:INFO: Disabling clock on downlink 3
12:49:57:elinks:INFO: Disabling clock on downlink 4
12:49:57:setup_element:INFO: Checking SOS, encoding_mode: SOS
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 8
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 9
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 10
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 11
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 12
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 13
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 14
12:49:57:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 15
12:49:57:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
12:49:57:elinks:INFO: Disabling clock on downlink 0
12:49:57:elinks:INFO: Disabling clock on downlink 1
12:49:57:elinks:INFO: Disabling clock on downlink 2
12:49:57:elinks:INFO: Disabling clock on downlink 3
12:49:57:elinks:INFO: Disabling clock on downlink 4
12:49:57:setup_element:INFO: Checking SOS, encoding_mode: SOS
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
12:49:57:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
12:49:57:elinks:INFO: Disabling clock on downlink 0
12:49:57:elinks:INFO: Disabling clock on downlink 1
12:49:57:elinks:INFO: Disabling clock on downlink 2
12:49:57:elinks:INFO: Disabling clock on downlink 3
12:49:57:elinks:INFO: Disabling clock on downlink 4
12:49:57:setup_element:INFO: Checking SOS, encoding_mode: SOS
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
12:49:57:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
12:49:57:elinks:INFO: Disabling clock on downlink 0
12:49:57:elinks:INFO: Disabling clock on downlink 1
12:49:57:elinks:INFO: Disabling clock on downlink 2
12:49:57:elinks:INFO: Disabling clock on downlink 3
12:49:57:elinks:INFO: Disabling clock on downlink 4
12:49:57:setup_element:INFO: Checking SOS, encoding_mode: SOS
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
12:49:57:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
12:49:57:setup_element:INFO: Scanning clock phase
12:49:57:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
12:49:58:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
12:49:58:setup_element:INFO: Clock phase scan results for group 0, downlink 1
12:49:58:setup_element:INFO: Eye window for uplink 8 : ______________________________________________________________________XXXXXX____
Clock Delay: 32
12:49:58:setup_element:INFO: Eye window for uplink 9 : ______________________________________________________________________XXXXXX____
Clock Delay: 32
12:49:58:setup_element:INFO: Eye window for uplink 10: _______________________________________________________________________XXXXXX___
Clock Delay: 33
12:49:58:setup_element:INFO: Eye window for uplink 11: _______________________________________________________________________XXXXXX___
Clock Delay: 33
12:49:58:setup_element:INFO: Eye window for uplink 12: ______________________________________________________________________XXXXXX____
Clock Delay: 32
12:49:58:setup_element:INFO: Eye window for uplink 13: ______________________________________________________________________XXXXXX____
Clock Delay: 32
12:49:58:setup_element:INFO: Eye window for uplink 14: _______________________________________________________________________XXXXXX___
Clock Delay: 33
12:49:58:setup_element:INFO: Eye window for uplink 15: _______________________________________________________________________XXXXXX___
Clock Delay: 33
12:49:58:setup_element:INFO: Setting the clock phase to 33 for group 0, downlink 1
12:49:58:setup_element:INFO: Scanning data phases
12:49:58:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
12:49:58:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
12:50:03:setup_element:INFO: Data phase scan results for group 0, downlink 1
12:50:03:setup_element:INFO: Eye window for uplink 8 : ______________________XXXXXX____________
Data delay found: 4
12:50:03:setup_element:INFO: Eye window for uplink 9 : ___________________________XXXXXX_______
Data delay found: 9
12:50:03:setup_element:INFO: Eye window for uplink 10: _______________________XXXXXXX__________
Data delay found: 6
12:50:03:setup_element:INFO: Eye window for uplink 11: ___________________________XXXXXX_______
Data delay found: 9
12:50:03:setup_element:INFO: Eye window for uplink 12: _______________________XXXXXX___________
Data delay found: 5
12:50:03:setup_element:INFO: Eye window for uplink 13: ___________________________XXXXX________
Data delay found: 9
12:50:03:setup_element:INFO: Eye window for uplink 14: ______________________XXXXXXXXX_________
Data delay found: 6
12:50:03:setup_element:INFO: Eye window for uplink 15: ________________________XXXXXXXXXX______
Data delay found: 8
12:50:03:setup_element:INFO: Setting the data phase to 4 for uplink 8
12:50:03:setup_element:INFO: Setting the data phase to 9 for uplink 9
12:50:03:setup_element:INFO: Setting the data phase to 6 for uplink 10
12:50:03:setup_element:INFO: Setting the data phase to 9 for uplink 11
12:50:03:setup_element:INFO: Setting the data phase to 5 for uplink 12
12:50:03:setup_element:INFO: Setting the data phase to 9 for uplink 13
12:50:03:setup_element:INFO: Setting the data phase to 6 for uplink 14
12:50:03:setup_element:INFO: Setting the data phase to 8 for uplink 15
12:50:03:setup_element:INFO: Beginning SMX ASICs map scan
12:50:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
12:50:03:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
12:50:03:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
12:50:03:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
12:50:03:uplink:INFO: Setting uplinks mask [8, 9, 10, 11, 12, 13, 14, 15]
12:50:03:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 8
12:50:03:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 9
12:50:04:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 10
12:50:04:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 11
12:50:04:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 12
12:50:04:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 13
12:50:04:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 14
12:50:04:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 15
12:50:06:setup_element:INFO: Performing Elink synchronization
12:50:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
12:50:06:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
12:50:06:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
12:50:06:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
12:50:06:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 1
12:50:06:uplink:INFO: Enabling uplinks [8, 9, 10, 11, 12, 13, 14, 15]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
1 | [0] | 1 | 0 | [8] | 2 | [(0, 8), (1, 9)]
3 | [0] | 1 | 0 | [10] | 2 | [(0, 10), (1, 11)]
5 | [0] | 1 | 0 | [12] | 2 | [(0, 12), (1, 13)]
7 | [0] | 1 | 0 | [14] | 2 | [(0, 14), (1, 15)]
|_________________________________________________________________________|
12:50:06:febtest:INFO: Init all SMX (CSA): 30
12:50:15:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
12:50:15:febtest:INFO: 08-01 | XA-000-08-003-000-003-089-08 | 37.7 | 1153.7
12:50:15:febtest:INFO: 10-03 | XA-000-08-003-000-003-083-08 | 40.9 | 1147.8
12:50:15:febtest:INFO: 12-05 | XA-000-08-003-000-003-084-08 | 40.9 | 1147.8
12:50:16:febtest:INFO: 14-07 | XA-000-08-003-000-003-088-08 | 44.1 | 1135.9
12:50:17:febtest:INFO: Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
12:50:19:ST3_smx:INFO: chip: 8-1 37.726682 C 1165.571835 mV
12:50:19:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:19:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:19:ST3_smx:INFO: Electrons
12:50:19:ST3_smx:INFO: # loops 0
12:50:21:ST3_smx:INFO: # loops 1
12:50:23:ST3_smx:INFO: # loops 2
12:50:25:ST3_smx:INFO: Total # of broken channels: 0
12:50:25:ST3_smx:INFO: List of broken channels: []
12:50:25:ST3_smx:INFO: Total # of broken channels: 0
12:50:25:ST3_smx:INFO: List of broken channels: []
12:50:26:ST3_smx:INFO: chip: 10-3 40.898880 C 1159.654860 mV
12:50:26:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:26:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:26:ST3_smx:INFO: Electrons
12:50:26:ST3_smx:INFO: # loops 0
12:50:28:ST3_smx:INFO: # loops 1
12:50:30:ST3_smx:INFO: # loops 2
12:50:32:ST3_smx:INFO: Total # of broken channels: 0
12:50:32:ST3_smx:INFO: List of broken channels: []
12:50:32:ST3_smx:INFO: Total # of broken channels: 0
12:50:32:ST3_smx:INFO: List of broken channels: []
12:50:34:ST3_smx:INFO: chip: 12-5 40.898880 C 1165.571835 mV
12:50:34:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:34:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:34:ST3_smx:INFO: Electrons
12:50:34:ST3_smx:INFO: # loops 0
12:50:36:ST3_smx:INFO: # loops 1
12:50:38:ST3_smx:INFO: # loops 2
12:50:41:ST3_smx:INFO: Total # of broken channels: 0
12:50:41:ST3_smx:INFO: List of broken channels: []
12:50:41:ST3_smx:INFO: Total # of broken channels: 0
12:50:41:ST3_smx:INFO: List of broken channels: []
12:50:42:ST3_smx:INFO: chip: 14-7 47.250730 C 1141.874115 mV
12:50:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
12:50:42:ST3_smx:INFO: Electrons
12:50:42:ST3_smx:INFO: # loops 0
12:50:44:ST3_smx:INFO: # loops 1
12:50:46:ST3_smx:INFO: # loops 2
12:50:48:ST3_smx:INFO: Total # of broken channels: 0
12:50:48:ST3_smx:INFO: List of broken channels: []
12:50:48:ST3_smx:INFO: Total # of broken channels: 0
12:50:48:ST3_smx:INFO: List of broken channels: []
12:50:48:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
12:50:49:febtest:INFO: 08-01 | XA-000-08-003-000-003-089-08 | 37.7 | 1189.2
12:50:49:febtest:INFO: 10-03 | XA-000-08-003-000-003-083-08 | 40.9 | 1183.3
12:50:49:febtest:INFO: 12-05 | XA-000-08-003-000-003-084-08 | 40.9 | 1183.3
12:50:49:febtest:INFO: 14-07 | XA-000-08-003-000-003-088-08 | 50.4 | 1165.6
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_08_14-12_49_55
OPERATOR : Benjamin;
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 3073| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.450', '0.7455', '1.850', '1.3320', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '1.0190', '1.850', '1.1590', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.0140', '1.850', '0.2705', '0.000', '0.0000', '0.000', '0.0000']