
FEB_4070 14.08.24 07:42:44
TextEdit.txt
07:42:44:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 07:42:44:ST3_Shared:INFO: FEB-Microcable 07:42:44:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 07:42:44:febtest:INFO: Testing FEB with SN 4070 07:42:45:smx_tester:INFO: Scanning setup 07:42:45:elinks:INFO: Disabling clock on downlink 0 07:42:45:elinks:INFO: Disabling clock on downlink 1 07:42:45:elinks:INFO: Disabling clock on downlink 2 07:42:45:elinks:INFO: Disabling clock on downlink 3 07:42:45:elinks:INFO: Disabling clock on downlink 4 07:42:45:setup_element:INFO: Checking SOS, encoding_mode: SOS 07:42:45:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 07:42:45:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 07:42:45:elinks:INFO: Disabling clock on downlink 0 07:42:45:elinks:INFO: Disabling clock on downlink 1 07:42:45:elinks:INFO: Disabling clock on downlink 2 07:42:45:elinks:INFO: Disabling clock on downlink 3 07:42:45:elinks:INFO: Disabling clock on downlink 4 07:42:45:setup_element:INFO: Checking SOS, encoding_mode: SOS 07:42:45:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 07:42:45:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 07:42:45:elinks:INFO: Disabling clock on downlink 0 07:42:45:elinks:INFO: Disabling clock on downlink 1 07:42:45:elinks:INFO: Disabling clock on downlink 2 07:42:45:elinks:INFO: Disabling clock on downlink 3 07:42:45:elinks:INFO: Disabling clock on downlink 4 07:42:46:setup_element:INFO: Checking SOS, encoding_mode: SOS 07:42:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 07:42:46:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 07:42:46:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 07:42:46:elinks:INFO: Disabling clock on downlink 0 07:42:46:elinks:INFO: Disabling clock on downlink 1 07:42:46:elinks:INFO: Disabling clock on downlink 2 07:42:46:elinks:INFO: Disabling clock on downlink 3 07:42:46:elinks:INFO: Disabling clock on downlink 4 07:42:46:setup_element:INFO: Checking SOS, encoding_mode: SOS 07:42:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 07:42:46:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 07:42:46:elinks:INFO: Disabling clock on downlink 0 07:42:46:elinks:INFO: Disabling clock on downlink 1 07:42:46:elinks:INFO: Disabling clock on downlink 2 07:42:46:elinks:INFO: Disabling clock on downlink 3 07:42:46:elinks:INFO: Disabling clock on downlink 4 07:42:46:setup_element:INFO: Checking SOS, encoding_mode: SOS 07:42:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 07:42:46:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 07:42:46:setup_element:INFO: Scanning clock phase 07:42:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 07:42:46:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 07:42:46:setup_element:INFO: Clock phase scan results for group 0, downlink 2 07:42:46:setup_element:INFO: Eye window for uplink 16: ________________________________________________________________XXXXXX__________ Clock Delay: 26 07:42:46:setup_element:INFO: Eye window for uplink 17: ________________________________________________________________XXXXXX__________ Clock Delay: 26 07:42:46:setup_element:INFO: Eye window for uplink 18: ________________________________________________________________________________ Clock Delay: 40 07:42:46:setup_element:INFO: Eye window for uplink 19: ________________________________________________________________________________ Clock Delay: 40 07:42:46:setup_element:INFO: Eye window for uplink 20: _________________________________________________________________XXXXXX_________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 21: _________________________________________________________________XXXXXX_________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 22: ________________________________________________________________XXXXXXXX________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 23: ________________________________________________________________XXXXXXXX________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 24: _________________________________________________________________XXXXXX_________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 25: _________________________________________________________________XXXXXX_________ Clock Delay: 27 07:42:46:setup_element:INFO: Eye window for uplink 26: __________________________________________________________________XXXXXX________ Clock Delay: 28 07:42:46:setup_element:INFO: Eye window for uplink 27: __________________________________________________________________XXXXXX________ Clock Delay: 28 07:42:46:setup_element:INFO: Eye window for uplink 28: _________________________________________________________________XXXXXXXX_______ Clock Delay: 28 07:42:46:setup_element:INFO: Eye window for uplink 29: _________________________________________________________________XXXXXXXX_______ Clock Delay: 28 07:42:46:setup_element:INFO: Eye window for uplink 30: __________________________________________________________________XXXXXXX_______ Clock Delay: 29 07:42:46:setup_element:INFO: Eye window for uplink 31: __________________________________________________________________XXXXXXX_______ Clock Delay: 29 07:42:46:setup_element:INFO: Setting the clock phase to 28 for group 0, downlink 2 07:42:46:setup_element:INFO: Scanning data phases 07:42:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 07:42:46:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 07:42:51:setup_element:INFO: Data phase scan results for group 0, downlink 2 07:42:51:setup_element:INFO: Eye window for uplink 16: XXXX_______________________________XXXXX Data delay found: 19 07:42:51:setup_element:INFO: Eye window for uplink 17: X________________________________XXXXXX_ Data delay found: 16 07:42:51:setup_element:INFO: Eye window for uplink 18: X__________________________________XXXXX Data delay found: 17 07:42:51:setup_element:INFO: Eye window for uplink 19: ________________________________XXXXXX__ Data delay found: 14 07:42:51:setup_element:INFO: Eye window for uplink 20: __________________________________XXXXX_ Data delay found: 16 07:42:51:setup_element:INFO: Eye window for uplink 21: ________________________________XXXXXX__ Data delay found: 14 07:42:51:setup_element:INFO: Eye window for uplink 22: XX__________________________________XXXX Data delay found: 18 07:42:51:setup_element:INFO: Eye window for uplink 23: XXXX____________________________XXXXXXXX Data delay found: 17 07:42:51:setup_element:INFO: Eye window for uplink 24: _____XXXXXXXX___________________________ Data delay found: 28 07:42:51:setup_element:INFO: Eye window for uplink 25: _________XXXXXXX________________________ Data delay found: 32 07:42:51:setup_element:INFO: Eye window for uplink 26: _______XXXXXXX__________________________ Data delay found: 30 07:42:51:setup_element:INFO: Eye window for uplink 27: ____________XXXXXXXX____________________ Data delay found: 35 07:42:51:setup_element:INFO: Eye window for uplink 28: ______________XXXXXXX___________________ Data delay found: 37 07:42:51:setup_element:INFO: Eye window for uplink 29: ________________XXXXXXX_________________ Data delay found: 39 07:42:51:setup_element:INFO: Eye window for uplink 30: ________________XXXXXXXX________________ Data delay found: 39 07:42:51:setup_element:INFO: Eye window for uplink 31: _________________XXXXXXX________________ Data delay found: 0 07:42:51:setup_element:INFO: Setting the data phase to 19 for uplink 16 07:42:51:setup_element:INFO: Setting the data phase to 16 for uplink 17 07:42:51:setup_element:INFO: Setting the data phase to 17 for uplink 18 07:42:51:setup_element:INFO: Setting the data phase to 14 for uplink 19 07:42:51:setup_element:INFO: Setting the data phase to 16 for uplink 20 07:42:51:setup_element:INFO: Setting the data phase to 14 for uplink 21 07:42:51:setup_element:INFO: Setting the data phase to 18 for uplink 22 07:42:51:setup_element:INFO: Setting the data phase to 17 for uplink 23 07:42:51:setup_element:INFO: Setting the data phase to 28 for uplink 24 07:42:51:setup_element:INFO: Setting the data phase to 32 for uplink 25 07:42:51:setup_element:INFO: Setting the data phase to 30 for uplink 26 07:42:51:setup_element:INFO: Setting the data phase to 35 for uplink 27 07:42:51:setup_element:INFO: Setting the data phase to 37 for uplink 28 07:42:51:setup_element:INFO: Setting the data phase to 39 for uplink 29 07:42:51:setup_element:INFO: Setting the data phase to 39 for uplink 30 07:42:51:setup_element:INFO: Setting the data phase to 0 for uplink 31 07:42:51:setup_element:INFO: Beginning SMX ASICs map scan 07:42:51:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 07:42:51:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 07:42:52:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 07:42:52:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 07:42:52:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 07:42:52:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 07:42:52:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 07:42:52:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 07:42:52:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 07:42:52:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 07:42:52:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 07:42:52:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 07:42:52:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 07:42:52:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 07:42:52:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 07:42:52:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 07:42:52:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 07:42:53:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 07:42:53:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 07:42:53:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 07:42:53:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 07:42:54:setup_element:INFO: Performing Elink synchronization 07:42:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 07:42:54:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 07:42:54:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 07:42:54:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 07:42:54:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 07:42:54:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 07:42:55:febtest:INFO: Init all SMX (CSA): 30 07:43:11:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 07:43:11:febtest:INFO: 23-00 | XA-000-08-003-000-005-008-15 | 31.4 | 1183.3 07:43:11:febtest:INFO: 30-01 | XA-000-08-003-000-005-014-15 | 37.7 | 1159.7 07:43:12:febtest:INFO: 21-02 | XA-000-08-003-000-005-006-15 | 50.4 | 1112.1 07:43:12:febtest:INFO: 28-03 | XA-000-08-003-000-005-012-15 | 37.7 | 1153.7 07:43:12:febtest:INFO: 19-04 | XA-000-08-003-000-005-005-15 | 50.4 | 1100.2 07:43:12:febtest:INFO: 26-05 | XA-000-08-003-000-005-011-15 | 37.7 | 1159.7 07:43:12:febtest:INFO: 17-06 | XA-000-08-003-000-005-004-15 | 31.4 | 1177.4 07:43:13:febtest:INFO: 24-07 | XA-000-08-003-000-005-010-15 | 40.9 | 1141.9 07:43:14:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 07:43:16:ST3_smx:INFO: chip: 23-0 31.389742 C 1195.082160 mV 07:43:16:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:16:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:16:ST3_smx:INFO: Electrons 07:43:16:ST3_smx:INFO: # loops 0 07:43:17:ST3_smx:INFO: # loops 1 07:43:19:ST3_smx:INFO: # loops 2 07:43:21:ST3_smx:INFO: Total # of broken channels: 0 07:43:21:ST3_smx:INFO: List of broken channels: [] 07:43:21:ST3_smx:INFO: Total # of broken channels: 0 07:43:21:ST3_smx:INFO: List of broken channels: [] 07:43:23:ST3_smx:INFO: chip: 30-1 37.726682 C 1171.483840 mV 07:43:23:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:23:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:23:ST3_smx:INFO: Electrons 07:43:23:ST3_smx:INFO: # loops 0 07:43:25:ST3_smx:INFO: # loops 1 07:43:27:ST3_smx:INFO: # loops 2 07:43:28:ST3_smx:INFO: Total # of broken channels: 0 07:43:28:ST3_smx:INFO: List of broken channels: [] 07:43:28:ST3_smx:INFO: Total # of broken channels: 0 07:43:28:ST3_smx:INFO: List of broken channels: [] 07:43:30:ST3_smx:INFO: chip: 21-2 50.430383 C 1124.048640 mV 07:43:30:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:30:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:30:ST3_smx:INFO: Electrons 07:43:30:ST3_smx:INFO: # loops 0 07:43:32:ST3_smx:INFO: # loops 1 07:43:34:ST3_smx:INFO: # loops 2 07:43:36:ST3_smx:INFO: Total # of broken channels: 0 07:43:36:ST3_smx:INFO: List of broken channels: [] 07:43:36:ST3_smx:INFO: Total # of broken channels: 0 07:43:36:ST3_smx:INFO: List of broken channels: [] 07:43:37:ST3_smx:INFO: chip: 28-3 40.898880 C 1165.571835 mV 07:43:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:37:ST3_smx:INFO: Electrons 07:43:37:ST3_smx:INFO: # loops 0 07:43:39:ST3_smx:INFO: # loops 1 07:43:41:ST3_smx:INFO: # loops 2 07:43:43:ST3_smx:INFO: Total # of broken channels: 0 07:43:43:ST3_smx:INFO: List of broken channels: [] 07:43:43:ST3_smx:INFO: Total # of broken channels: 0 07:43:43:ST3_smx:INFO: List of broken channels: [] 07:43:44:ST3_smx:INFO: chip: 19-4 53.612520 C 1112.140140 mV 07:43:44:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:44:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:44:ST3_smx:INFO: Electrons 07:43:44:ST3_smx:INFO: # loops 0 07:43:46:ST3_smx:INFO: # loops 1 07:43:48:ST3_smx:INFO: # loops 2 07:43:50:ST3_smx:INFO: Total # of broken channels: 0 07:43:50:ST3_smx:INFO: List of broken channels: [] 07:43:50:ST3_smx:INFO: Total # of broken channels: 0 07:43:50:ST3_smx:INFO: List of broken channels: [] 07:43:51:ST3_smx:INFO: chip: 26-5 37.726682 C 1171.483840 mV 07:43:51:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:51:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:51:ST3_smx:INFO: Electrons 07:43:51:ST3_smx:INFO: # loops 0 07:43:53:ST3_smx:INFO: # loops 1 07:43:55:ST3_smx:INFO: # loops 2 07:43:57:ST3_smx:INFO: Total # of broken channels: 0 07:43:57:ST3_smx:INFO: List of broken channels: [] 07:43:57:ST3_smx:INFO: Total # of broken channels: 0 07:43:57:ST3_smx:INFO: List of broken channels: [] 07:43:58:ST3_smx:INFO: chip: 17-6 34.556970 C 1183.292940 mV 07:43:58:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:58:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:43:58:ST3_smx:INFO: Electrons 07:43:58:ST3_smx:INFO: # loops 0 07:44:00:ST3_smx:INFO: # loops 1 07:44:02:ST3_smx:INFO: # loops 2 07:44:04:ST3_smx:INFO: Total # of broken channels: 0 07:44:04:ST3_smx:INFO: List of broken channels: [] 07:44:04:ST3_smx:INFO: Total # of broken channels: 0 07:44:04:ST3_smx:INFO: List of broken channels: [] 07:44:05:ST3_smx:INFO: chip: 24-7 44.073563 C 1153.732915 mV 07:44:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:44:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 07:44:05:ST3_smx:INFO: Electrons 07:44:05:ST3_smx:INFO: # loops 0 07:44:07:ST3_smx:INFO: # loops 1 07:44:09:ST3_smx:INFO: # loops 2 07:44:11:ST3_smx:INFO: Total # of broken channels: 0 07:44:11:ST3_smx:INFO: List of broken channels: [] 07:44:11:ST3_smx:INFO: Total # of broken channels: 0 07:44:11:ST3_smx:INFO: List of broken channels: [] 07:44:11:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 07:44:11:febtest:INFO: 23-00 | XA-000-08-003-000-005-008-15 | 34.6 | 1212.7 07:44:11:febtest:INFO: 30-01 | XA-000-08-003-000-005-014-15 | 40.9 | 1189.2 07:44:12:febtest:INFO: 21-02 | XA-000-08-003-000-005-006-15 | 53.6 | 1141.9 07:44:12:febtest:INFO: 28-03 | XA-000-08-003-000-005-012-15 | 40.9 | 1189.2 07:44:12:febtest:INFO: 19-04 | XA-000-08-003-000-005-005-15 | 53.6 | 1130.0 07:44:12:febtest:INFO: 26-05 | XA-000-08-003-000-005-011-15 | 40.9 | 1195.1 07:44:12:febtest:INFO: 17-06 | XA-000-08-003-000-005-004-15 | 34.6 | 1201.0 07:44:12:febtest:INFO: 24-07 | XA-000-08-003-000-005-010-15 | 44.1 | 1171.5 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 24_08_14-07_42_44 OPERATOR : Benjamin; SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4070| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.453', '1.5660', '1.850', '2.5210'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0080', '1.850', '2.5930'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9730', '1.850', '0.5235']