FEB_4073 15.08.24 07:40:40
Info
07:40:40:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
07:40:40:ST3_Shared:INFO: FEB-Microcable
07:40:40:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
07:40:40:febtest:INFO: Testing FEB with SN 4073
07:40:42:smx_tester:INFO: Scanning setup
07:40:42:elinks:INFO: Disabling clock on downlink 0
07:40:42:elinks:INFO: Disabling clock on downlink 1
07:40:42:elinks:INFO: Disabling clock on downlink 2
07:40:42:elinks:INFO: Disabling clock on downlink 3
07:40:42:elinks:INFO: Disabling clock on downlink 4
07:40:42:setup_element:INFO: Checking SOS, encoding_mode: SOS
07:40:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
07:40:42:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
07:40:42:elinks:INFO: Disabling clock on downlink 0
07:40:42:elinks:INFO: Disabling clock on downlink 1
07:40:42:elinks:INFO: Disabling clock on downlink 2
07:40:42:elinks:INFO: Disabling clock on downlink 3
07:40:42:elinks:INFO: Disabling clock on downlink 4
07:40:42:setup_element:INFO: Checking SOS, encoding_mode: SOS
07:40:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
07:40:42:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
07:40:42:elinks:INFO: Disabling clock on downlink 0
07:40:42:elinks:INFO: Disabling clock on downlink 1
07:40:42:elinks:INFO: Disabling clock on downlink 2
07:40:42:elinks:INFO: Disabling clock on downlink 3
07:40:42:elinks:INFO: Disabling clock on downlink 4
07:40:42:setup_element:INFO: Checking SOS, encoding_mode: SOS
07:40:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
07:40:42:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
07:40:42:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
07:40:42:elinks:INFO: Disabling clock on downlink 0
07:40:42:elinks:INFO: Disabling clock on downlink 1
07:40:42:elinks:INFO: Disabling clock on downlink 2
07:40:42:elinks:INFO: Disabling clock on downlink 3
07:40:42:elinks:INFO: Disabling clock on downlink 4
07:40:42:setup_element:INFO: Checking SOS, encoding_mode: SOS
07:40:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
07:40:42:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
07:40:42:elinks:INFO: Disabling clock on downlink 0
07:40:42:elinks:INFO: Disabling clock on downlink 1
07:40:42:elinks:INFO: Disabling clock on downlink 2
07:40:42:elinks:INFO: Disabling clock on downlink 3
07:40:42:elinks:INFO: Disabling clock on downlink 4
07:40:42:setup_element:INFO: Checking SOS, encoding_mode: SOS
07:40:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
07:40:43:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
07:40:43:setup_element:INFO: Scanning clock phase
07:40:43:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
07:40:43:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
07:40:43:setup_element:INFO: Clock phase scan results for group 0, downlink 2
07:40:43:setup_element:INFO: Eye window for uplink 16: ________________________________________________________________XXXXXXX_________
Clock Delay: 27
07:40:43:setup_element:INFO: Eye window for uplink 17: ________________________________________________________________XXXXXXX_________
Clock Delay: 27
07:40:43:setup_element:INFO: Eye window for uplink 18: ________________________________________________________________XXXXX___________
Clock Delay: 26
07:40:43:setup_element:INFO: Eye window for uplink 19: ________________________________________________________________XXXXX___________
Clock Delay: 26
07:40:43:setup_element:INFO: Eye window for uplink 20: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 21: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 22: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 23: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 24: __________________________________________________________________XXXXXX________
Clock Delay: 28
07:40:43:setup_element:INFO: Eye window for uplink 25: __________________________________________________________________XXXXXX________
Clock Delay: 28
07:40:43:setup_element:INFO: Eye window for uplink 26: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 27: ________________________________________________________________________________
Clock Delay: 40
07:40:43:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________XXXXXX__________
Clock Delay: 26
07:40:43:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________XXXXXX__________
Clock Delay: 26
07:40:43:setup_element:INFO: Eye window for uplink 30: _________________________________________________________________XXXXXXX________
Clock Delay: 28
07:40:43:setup_element:INFO: Eye window for uplink 31: _________________________________________________________________XXXXXXX________
Clock Delay: 28
07:40:43:setup_element:INFO: Setting the clock phase to 27 for group 0, downlink 2
07:40:43:setup_element:INFO: Scanning data phases
07:40:43:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
07:40:43:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
07:40:48:setup_element:INFO: Data phase scan results for group 0, downlink 2
07:40:48:setup_element:INFO: Eye window for uplink 16: XXX______________________________XXXXXXX
Data delay found: 17
07:40:48:setup_element:INFO: Eye window for uplink 17: ______________________________X_XXXXXXX_
Data delay found: 14
07:40:48:setup_element:INFO: Eye window for uplink 18: XX__________________________________XXXX
Data delay found: 18
07:40:48:setup_element:INFO: Eye window for uplink 19: ________________________________XXXXXXX_
Data delay found: 15
07:40:48:setup_element:INFO: Eye window for uplink 20: X__________________________________XXXXX
Data delay found: 17
07:40:48:setup_element:INFO: Eye window for uplink 21: _________________________________XXXXX__
Data delay found: 15
07:40:48:setup_element:INFO: Eye window for uplink 22: XX__________________________________XXXX
Data delay found: 18
07:40:48:setup_element:INFO: Eye window for uplink 23: XXXX___________________________XXXXXXXXX
Data delay found: 17
07:40:48:setup_element:INFO: Eye window for uplink 24: ___XXXXXXXXX____________________________
Data delay found: 27
07:40:48:setup_element:INFO: Eye window for uplink 25: ______XXXXXXXXX_________________________
Data delay found: 30
07:40:48:setup_element:INFO: Eye window for uplink 26: ________XXXXXXX_________________________
Data delay found: 31
07:40:48:setup_element:INFO: Eye window for uplink 27: ___________X_XXXXXXX____________________
Data delay found: 35
07:40:48:setup_element:INFO: Eye window for uplink 28: ___________XXXXXXX______________________
Data delay found: 34
07:40:48:setup_element:INFO: Eye window for uplink 29: ______________XXXXXXX___________________
Data delay found: 37
07:40:48:setup_element:INFO: Eye window for uplink 30: _______________XXXXXXXX_________________
Data delay found: 38
07:40:48:setup_element:INFO: Eye window for uplink 31: _______________XXXXXXXX_________________
Data delay found: 38
07:40:48:setup_element:INFO: Setting the data phase to 17 for uplink 16
07:40:48:setup_element:INFO: Setting the data phase to 14 for uplink 17
07:40:48:setup_element:INFO: Setting the data phase to 18 for uplink 18
07:40:48:setup_element:INFO: Setting the data phase to 15 for uplink 19
07:40:48:setup_element:INFO: Setting the data phase to 17 for uplink 20
07:40:48:setup_element:INFO: Setting the data phase to 15 for uplink 21
07:40:48:setup_element:INFO: Setting the data phase to 18 for uplink 22
07:40:48:setup_element:INFO: Setting the data phase to 17 for uplink 23
07:40:48:setup_element:INFO: Setting the data phase to 27 for uplink 24
07:40:48:setup_element:INFO: Setting the data phase to 30 for uplink 25
07:40:48:setup_element:INFO: Setting the data phase to 31 for uplink 26
07:40:48:setup_element:INFO: Setting the data phase to 35 for uplink 27
07:40:48:setup_element:INFO: Setting the data phase to 34 for uplink 28
07:40:48:setup_element:INFO: Setting the data phase to 37 for uplink 29
07:40:48:setup_element:INFO: Setting the data phase to 38 for uplink 30
07:40:48:setup_element:INFO: Setting the data phase to 38 for uplink 31
07:40:48:setup_element:INFO: Beginning SMX ASICs map scan
07:40:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
07:40:48:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
07:40:48:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
07:40:48:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
07:40:48:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
07:40:48:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23
07:40:48:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22
07:40:48:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
07:40:48:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
07:40:49:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21
07:40:49:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20
07:40:49:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
07:40:49:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
07:40:49:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19
07:40:49:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18
07:40:49:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
07:40:49:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
07:40:49:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17
07:40:49:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16
07:40:49:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
07:40:50:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
07:40:51:setup_element:INFO: Performing Elink synchronization
07:40:51:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
07:40:51:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
07:40:51:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
07:40:51:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
07:40:51:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
07:40:51:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)]
1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)]
2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)]
3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)]
4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)]
5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)]
6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)]
7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)]
|_________________________________________________________________________|
07:40:52:febtest:INFO: Init all SMX (CSA): 30
07:41:05:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
07:41:05:febtest:INFO: 23-00 | XA-000-08-003-000-003-076-15 | 37.7 | 1153.7
07:41:06:febtest:INFO: 30-01 | XA-000-08-003-000-003-081-08 | 47.3 | 1124.0
07:41:06:febtest:INFO: 21-02 | XA-000-08-003-000-003-072-15 | 47.3 | 1118.1
07:41:06:febtest:INFO: 28-03 | XA-000-08-003-000-003-091-08 | 53.6 | 1112.1
07:41:06:febtest:INFO: 19-04 | XA-000-08-003-000-003-067-15 | 53.6 | 1106.2
07:41:06:febtest:INFO: 26-05 | XA-000-08-003-000-003-087-08 | 40.9 | 1135.9
07:41:07:febtest:INFO: 17-06 | XA-000-08-003-000-003-077-15 | 44.1 | 1130.0
07:41:07:febtest:INFO: 24-07 | XA-000-08-003-000-003-080-08 | 40.9 | 1147.8
07:41:08:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
07:41:10:ST3_smx:INFO: chip: 23-0 37.726682 C 1171.483840 mV
07:41:10:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:10:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:10:ST3_smx:INFO: Electrons
07:41:10:ST3_smx:INFO: # loops 0
07:41:11:ST3_smx:INFO: # loops 1
07:41:13:ST3_smx:INFO: # loops 2
07:41:15:ST3_smx:INFO: Total # of broken channels: 0
07:41:15:ST3_smx:INFO: List of broken channels: []
07:41:15:ST3_smx:INFO: Total # of broken channels: 0
07:41:15:ST3_smx:INFO: List of broken channels: []
07:41:16:ST3_smx:INFO: chip: 30-1 47.250730 C 1141.874115 mV
07:41:16:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:16:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:16:ST3_smx:INFO: Electrons
07:41:16:ST3_smx:INFO: # loops 0
07:41:18:ST3_smx:INFO: # loops 1
07:41:20:ST3_smx:INFO: # loops 2
07:41:21:ST3_smx:INFO: Total # of broken channels: 0
07:41:21:ST3_smx:INFO: List of broken channels: []
07:41:21:ST3_smx:INFO: Total # of broken channels: 0
07:41:21:ST3_smx:INFO: List of broken channels: []
07:41:23:ST3_smx:INFO: chip: 21-2 50.430383 C 1129.995435 mV
07:41:23:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:23:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:23:ST3_smx:INFO: Electrons
07:41:23:ST3_smx:INFO: # loops 0
07:41:25:ST3_smx:INFO: # loops 1
07:41:26:ST3_smx:INFO: # loops 2
07:41:28:ST3_smx:INFO: Total # of broken channels: 0
07:41:28:ST3_smx:INFO: List of broken channels: []
07:41:28:ST3_smx:INFO: Total # of broken channels: 0
07:41:28:ST3_smx:INFO: List of broken channels: []
07:41:29:ST3_smx:INFO: chip: 28-3 53.612520 C 1124.048640 mV
07:41:29:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:29:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:29:ST3_smx:INFO: Electrons
07:41:29:ST3_smx:INFO: # loops 0
07:41:31:ST3_smx:INFO: # loops 1
07:41:32:ST3_smx:INFO: # loops 2
07:41:34:ST3_smx:INFO: Total # of broken channels: 0
07:41:34:ST3_smx:INFO: List of broken channels: []
07:41:34:ST3_smx:INFO: Total # of broken channels: 1
07:41:34:ST3_smx:INFO: List of broken channels: [114]
07:41:36:ST3_smx:INFO: chip: 19-4 53.612520 C 1118.096875 mV
07:41:36:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:36:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:36:ST3_smx:INFO: Electrons
07:41:36:ST3_smx:INFO: # loops 0
07:41:37:ST3_smx:INFO: # loops 1
07:41:39:ST3_smx:INFO: # loops 2
07:41:40:ST3_smx:INFO: Total # of broken channels: 0
07:41:40:ST3_smx:INFO: List of broken channels: []
07:41:40:ST3_smx:INFO: Total # of broken channels: 0
07:41:40:ST3_smx:INFO: List of broken channels: []
07:41:42:ST3_smx:INFO: chip: 26-5 44.073563 C 1153.732915 mV
07:41:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:42:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:42:ST3_smx:INFO: Electrons
07:41:42:ST3_smx:INFO: # loops 0
07:41:44:ST3_smx:INFO: # loops 1
07:41:45:ST3_smx:INFO: # loops 2
07:41:47:ST3_smx:INFO: Total # of broken channels: 0
07:41:47:ST3_smx:INFO: List of broken channels: []
07:41:47:ST3_smx:INFO: Total # of broken channels: 0
07:41:47:ST3_smx:INFO: List of broken channels: []
07:41:48:ST3_smx:INFO: chip: 17-6 47.250730 C 1135.937260 mV
07:41:48:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:48:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:48:ST3_smx:INFO: Electrons
07:41:48:ST3_smx:INFO: # loops 0
07:41:50:ST3_smx:INFO: # loops 1
07:41:51:ST3_smx:INFO: # loops 2
07:41:53:ST3_smx:INFO: Total # of broken channels: 0
07:41:53:ST3_smx:INFO: List of broken channels: []
07:41:53:ST3_smx:INFO: Total # of broken channels: 0
07:41:53:ST3_smx:INFO: List of broken channels: []
07:41:55:ST3_smx:INFO: chip: 24-7 40.898880 C 1165.571835 mV
07:41:55:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:55:ST3_discr_histo:WARNING: Not enough entries for fit!!!
07:41:55:ST3_smx:INFO: Electrons
07:41:55:ST3_smx:INFO: # loops 0
07:41:56:ST3_smx:INFO: # loops 1
07:41:58:ST3_smx:INFO: # loops 2
07:42:00:ST3_smx:INFO: Total # of broken channels: 0
07:42:00:ST3_smx:INFO: List of broken channels: []
07:42:00:ST3_smx:INFO: Total # of broken channels: 0
07:42:00:ST3_smx:INFO: List of broken channels: []
07:42:00:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
07:42:00:febtest:INFO: 23-00 | XA-000-08-003-000-003-076-15 | 40.9 | 1195.1
07:42:00:febtest:INFO: 30-01 | XA-000-08-003-000-003-081-08 | 50.4 | 1159.7
07:42:00:febtest:INFO: 21-02 | XA-000-08-003-000-003-072-15 | 50.4 | 1141.9
07:42:01:febtest:INFO: 28-03 | XA-000-08-003-000-003-091-08 | 56.8 | 1147.8
07:42:01:febtest:INFO: 19-04 | XA-000-08-003-000-003-067-15 | 56.8 | 1135.9
07:42:01:febtest:INFO: 26-05 | XA-000-08-003-000-003-087-08 | 44.1 | 1171.5
07:42:01:febtest:INFO: 17-06 | XA-000-08-003-000-003-077-15 | 47.3 | 1159.7
07:42:02:febtest:INFO: 24-07 | XA-000-08-003-000-003-080-08 | 44.1 | 1183.3
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 24_08_15-07_40_40
OPERATOR : Alois Alzheimer
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 4073| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.452', '1.7500', '1.850', '2.4980']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0630', '1.850', '2.6430']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0040', '1.850', '0.5415']