
FEB_4077 19.09.24 13:06:19
TextEdit.txt
13:06:19:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 13:06:19:ST3_Shared:INFO: FEB-Microcable 13:06:19:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 13:06:19:febtest:INFO: Testing FEB with SN 4077 13:06:21:smx_tester:INFO: Scanning setup 13:06:21:elinks:INFO: Disabling clock on downlink 0 13:06:21:elinks:INFO: Disabling clock on downlink 1 13:06:21:elinks:INFO: Disabling clock on downlink 2 13:06:21:elinks:INFO: Disabling clock on downlink 3 13:06:21:elinks:INFO: Disabling clock on downlink 4 13:06:21:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:06:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 13:06:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:06:21:elinks:INFO: Disabling clock on downlink 0 13:06:21:elinks:INFO: Disabling clock on downlink 1 13:06:21:elinks:INFO: Disabling clock on downlink 2 13:06:21:elinks:INFO: Disabling clock on downlink 3 13:06:21:elinks:INFO: Disabling clock on downlink 4 13:06:21:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:06:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 13:06:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:06:21:elinks:INFO: Disabling clock on downlink 0 13:06:21:elinks:INFO: Disabling clock on downlink 1 13:06:21:elinks:INFO: Disabling clock on downlink 2 13:06:21:elinks:INFO: Disabling clock on downlink 3 13:06:21:elinks:INFO: Disabling clock on downlink 4 13:06:21:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:06:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 13:06:21:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 13:06:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:06:21:elinks:INFO: Disabling clock on downlink 0 13:06:21:elinks:INFO: Disabling clock on downlink 1 13:06:21:elinks:INFO: Disabling clock on downlink 2 13:06:21:elinks:INFO: Disabling clock on downlink 3 13:06:21:elinks:INFO: Disabling clock on downlink 4 13:06:21:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:06:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 13:06:21:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:06:21:elinks:INFO: Disabling clock on downlink 0 13:06:21:elinks:INFO: Disabling clock on downlink 1 13:06:21:elinks:INFO: Disabling clock on downlink 2 13:06:21:elinks:INFO: Disabling clock on downlink 3 13:06:21:elinks:INFO: Disabling clock on downlink 4 13:06:21:setup_element:INFO: Checking SOS, encoding_mode: SOS 13:06:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 13:06:22:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 13:06:22:setup_element:INFO: Scanning clock phase 13:06:22:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:06:22:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:06:22:setup_element:INFO: Clock phase scan results for group 0, downlink 2 13:06:22:setup_element:INFO: Eye window for uplink 24: ___________________________________________________________________XXXXXXX______ Clock Delay: 30 13:06:22:setup_element:INFO: Eye window for uplink 25: ___________________________________________________________________XXXXXXX______ Clock Delay: 30 13:06:22:setup_element:INFO: Eye window for uplink 26: __________________________________________________________________XXXXX_________ Clock Delay: 28 13:06:22:setup_element:INFO: Eye window for uplink 27: __________________________________________________________________XXXXX_________ Clock Delay: 28 13:06:22:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________________ Clock Delay: 40 13:06:22:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________________ Clock Delay: 40 13:06:22:setup_element:INFO: Eye window for uplink 30: ________________________________________________________________XXXXXX__________ Clock Delay: 26 13:06:22:setup_element:INFO: Eye window for uplink 31: ________________________________________________________________XXXXXX__________ Clock Delay: 26 13:06:22:setup_element:INFO: Setting the clock phase to 28 for group 0, downlink 2 13:06:22:setup_element:INFO: Scanning data phases 13:06:22:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:06:22:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:06:27:setup_element:INFO: Data phase scan results for group 0, downlink 2 13:06:27:setup_element:INFO: Eye window for uplink 24: _________XXXXXXX________________________ Data delay found: 32 13:06:27:setup_element:INFO: Eye window for uplink 25: ____________XXXXXXX_____________________ Data delay found: 35 13:06:27:setup_element:INFO: Eye window for uplink 26: ______XXXXXXX___________________________ Data delay found: 29 13:06:27:setup_element:INFO: Eye window for uplink 27: __________XXXXXXXX______________________ Data delay found: 33 13:06:27:setup_element:INFO: Eye window for uplink 28: ______________XXXXXXXX__________________ Data delay found: 37 13:06:27:setup_element:INFO: Eye window for uplink 29: __________________XXXXXX________________ Data delay found: 0 13:06:27:setup_element:INFO: Eye window for uplink 30: _____________XXXXXXXXXX_________________ Data delay found: 37 13:06:27:setup_element:INFO: Eye window for uplink 31: ______________XXXXXXXX__________________ Data delay found: 37 13:06:27:setup_element:INFO: Setting the data phase to 32 for uplink 24 13:06:27:setup_element:INFO: Setting the data phase to 35 for uplink 25 13:06:27:setup_element:INFO: Setting the data phase to 29 for uplink 26 13:06:27:setup_element:INFO: Setting the data phase to 33 for uplink 27 13:06:27:setup_element:INFO: Setting the data phase to 37 for uplink 28 13:06:27:setup_element:INFO: Setting the data phase to 0 for uplink 29 13:06:27:setup_element:INFO: Setting the data phase to 37 for uplink 30 13:06:27:setup_element:INFO: Setting the data phase to 37 for uplink 31 13:06:27:setup_element:INFO: Beginning SMX ASICs map scan 13:06:27:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:06:27:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:06:27:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 13:06:27:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 13:06:27:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31] 13:06:27:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 13:06:27:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 13:06:28:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 13:06:28:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 13:06:28:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 13:06:28:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 13:06:28:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 13:06:28:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 13:06:30:setup_element:INFO: Performing Elink synchronization 13:06:30:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 13:06:30:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 13:06:30:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 13:06:30:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 13:06:30:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 13:06:30:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 13:06:30:febtest:INFO: Init all SMX (CSA): 30 13:06:37:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 13:06:37:febtest:INFO: 30-01 | XA-000-08-003-000-006-051-08 | 31.4 | 1177.4 13:06:38:febtest:INFO: 28-03 | XA-000-08-003-000-006-051-08 | 31.4 | 1177.4 13:06:38:febtest:INFO: 26-05 | XA-000-08-003-000-006-051-08 | 34.6 | 1165.6 13:06:38:febtest:INFO: 24-07 | XA-000-08-003-000-006-051-08 | 21.9 | 1282.9 13:06:39:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 13:06:41:ST3_smx:INFO: chip: 30-1 31.389742 C 1189.190035 mV 13:06:41:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:41:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:41:ST3_smx:INFO: Electrons 13:06:41:ST3_smx:INFO: # loops 0 13:06:43:ST3_smx:INFO: # loops 1 13:06:44:ST3_smx:INFO: # loops 2 13:06:46:ST3_smx:INFO: Total # of broken channels: 0 13:06:46:ST3_smx:INFO: List of broken channels: [] 13:06:46:ST3_smx:INFO: Total # of broken channels: 0 13:06:46:ST3_smx:INFO: List of broken channels: [] 13:06:47:ST3_smx:INFO: chip: 28-3 31.389742 C 1189.190035 mV 13:06:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:47:ST3_smx:INFO: Electrons 13:06:47:ST3_smx:INFO: # loops 0 13:06:49:ST3_smx:INFO: # loops 1 13:06:51:ST3_smx:INFO: # loops 2 13:06:53:ST3_smx:INFO: Total # of broken channels: 0 13:06:53:ST3_smx:INFO: List of broken channels: [] 13:06:53:ST3_smx:INFO: Total # of broken channels: 0 13:06:53:ST3_smx:INFO: List of broken channels: [] 13:06:54:ST3_smx:INFO: chip: 26-5 34.556970 C 1177.390875 mV 13:06:54:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:54:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:06:54:ST3_smx:INFO: Electrons 13:06:54:ST3_smx:INFO: # loops 0 13:06:56:ST3_smx:INFO: # loops 1 13:06:57:ST3_smx:INFO: # loops 2 13:06:59:ST3_smx:INFO: Total # of broken channels: 0 13:06:59:ST3_smx:INFO: List of broken channels: [] 13:06:59:ST3_smx:INFO: Total # of broken channels: 0 13:06:59:ST3_smx:INFO: List of broken channels: [] 13:07:01:ST3_smx:INFO: chip: 24-7 21.902970 C 1317.668715 mV 13:07:01:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:07:01:ST3_discr_histo:WARNING: Not enough entries for fit!!! 13:07:01:ST3_smx:INFO: Electrons 13:07:01:ST3_smx:INFO: # loops 0 13:07:02:ST3_smx:INFO: # loops 1 13:07:04:ST3_smx:INFO: # loops 2 13:07:06:ST3_smx:INFO: Total # of broken channels: 0 13:07:06:ST3_smx:INFO: List of broken channels: [] 13:07:06:ST3_smx:INFO: Total # of broken channels: 0 13:07:06:ST3_smx:INFO: List of broken channels: [] 13:07:06:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 13:07:06:febtest:INFO: 30-01 | XA-000-08-003-000-006-051-08 | 31.4 | 1212.7 13:07:06:febtest:INFO: 28-03 | XA-000-08-003-000-006-051-08 | 31.4 | 1212.7 13:07:06:febtest:INFO: 26-05 | XA-000-08-003-000-006-051-08 | 34.6 | 1195.1 13:07:07:febtest:INFO: 24-07 | XA-000-08-003-000-006-051-08 | 18.7 | 1578.5 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 24_09_19-13_06_19 OPERATOR : Alois Alzheimer SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4077| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.7356', '1.850', '1.2700'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0390', '1.850', '1.3340'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0280', '1.850', '0.2726']