
FEB_4093 13.11.24 11:02:46
TextEdit.txt
11:02:46:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 11:02:46:ST3_Shared:INFO: FEB-Microcable 11:02:46:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 11:02:46:febtest:INFO: Testing FEB with SN 4093 11:02:48:smx_tester:INFO: Scanning setup 11:02:48:elinks:INFO: Disabling clock on downlink 0 11:02:48:elinks:INFO: Disabling clock on downlink 1 11:02:48:elinks:INFO: Disabling clock on downlink 2 11:02:48:elinks:INFO: Disabling clock on downlink 3 11:02:48:elinks:INFO: Disabling clock on downlink 4 11:02:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 11:02:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 11:02:48:elinks:INFO: Disabling clock on downlink 0 11:02:48:elinks:INFO: Disabling clock on downlink 1 11:02:48:elinks:INFO: Disabling clock on downlink 2 11:02:48:elinks:INFO: Disabling clock on downlink 3 11:02:48:elinks:INFO: Disabling clock on downlink 4 11:02:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 11:02:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 11:02:48:elinks:INFO: Disabling clock on downlink 0 11:02:48:elinks:INFO: Disabling clock on downlink 1 11:02:48:elinks:INFO: Disabling clock on downlink 2 11:02:48:elinks:INFO: Disabling clock on downlink 3 11:02:48:elinks:INFO: Disabling clock on downlink 4 11:02:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 11:02:48:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 11:02:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 11:02:48:elinks:INFO: Disabling clock on downlink 0 11:02:48:elinks:INFO: Disabling clock on downlink 1 11:02:48:elinks:INFO: Disabling clock on downlink 2 11:02:48:elinks:INFO: Disabling clock on downlink 3 11:02:48:elinks:INFO: Disabling clock on downlink 4 11:02:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 11:02:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 11:02:48:elinks:INFO: Disabling clock on downlink 0 11:02:48:elinks:INFO: Disabling clock on downlink 1 11:02:48:elinks:INFO: Disabling clock on downlink 2 11:02:48:elinks:INFO: Disabling clock on downlink 3 11:02:48:elinks:INFO: Disabling clock on downlink 4 11:02:48:setup_element:INFO: Checking SOS, encoding_mode: SOS 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 11:02:48:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 11:02:48:setup_element:INFO: Scanning clock phase 11:02:48:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 11:02:48:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 11:02:48:setup_element:INFO: Clock phase scan results for group 0, downlink 2 11:02:48:setup_element:INFO: Eye window for uplink 24: _________________________________________________________________XXXXXXX________ Clock Delay: 28 11:02:48:setup_element:INFO: Eye window for uplink 25: _________________________________________________________________XXXXXXX________ Clock Delay: 28 11:02:49:setup_element:INFO: Eye window for uplink 26: _________________________________________________________________XXXXXX_________ Clock Delay: 27 11:02:49:setup_element:INFO: Eye window for uplink 27: _________________________________________________________________XXXXXX_________ Clock Delay: 27 11:02:49:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________________ Clock Delay: 40 11:02:49:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________________ Clock Delay: 40 11:02:49:setup_element:INFO: Eye window for uplink 30: ________________________________________________________________________________ Clock Delay: 40 11:02:49:setup_element:INFO: Eye window for uplink 31: ________________________________________________________________________________ Clock Delay: 40 11:02:49:setup_element:INFO: Setting the clock phase to 28 for group 0, downlink 2 11:02:49:setup_element:INFO: Scanning data phases 11:02:49:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 11:02:49:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 11:02:54:setup_element:INFO: Data phase scan results for group 0, downlink 2 11:02:54:setup_element:INFO: Eye window for uplink 24: ________XXXXXXX_________________________ Data delay found: 31 11:02:54:setup_element:INFO: Eye window for uplink 25: ___________XXXXXXX______________________ Data delay found: 34 11:02:54:setup_element:INFO: Eye window for uplink 26: ________XXXXXXXX________________________ Data delay found: 31 11:02:54:setup_element:INFO: Eye window for uplink 27: ____________XXXXXXXXXX__________________ Data delay found: 36 11:02:54:setup_element:INFO: Eye window for uplink 28: ___________XXXXXXXX_____________________ Data delay found: 34 11:02:54:setup_element:INFO: Eye window for uplink 29: _______________XXXXXX___________________ Data delay found: 37 11:02:54:setup_element:INFO: Eye window for uplink 30: _______________XXXXXXXX_________________ Data delay found: 38 11:02:54:setup_element:INFO: Eye window for uplink 31: _________________XXXXXX_________________ Data delay found: 39 11:02:54:setup_element:INFO: Setting the data phase to 31 for uplink 24 11:02:54:setup_element:INFO: Setting the data phase to 34 for uplink 25 11:02:54:setup_element:INFO: Setting the data phase to 31 for uplink 26 11:02:54:setup_element:INFO: Setting the data phase to 36 for uplink 27 11:02:54:setup_element:INFO: Setting the data phase to 34 for uplink 28 11:02:54:setup_element:INFO: Setting the data phase to 37 for uplink 29 11:02:54:setup_element:INFO: Setting the data phase to 38 for uplink 30 11:02:54:setup_element:INFO: Setting the data phase to 39 for uplink 31 11:02:54:setup_element:INFO: Beginning SMX ASICs map scan 11:02:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 11:02:54:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 11:02:54:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 11:02:54:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 11:02:54:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31] 11:02:54:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 11:02:54:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 11:02:54:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 11:02:54:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 11:02:55:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 11:02:55:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 11:02:55:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 11:02:55:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 11:02:56:setup_element:INFO: Performing Elink synchronization 11:02:56:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 11:02:56:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 11:02:56:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 11:02:56:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 11:02:56:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 11:02:56:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 11:02:57:febtest:INFO: Init all SMX (CSA): 30 11:03:04:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 11:03:04:febtest:INFO: 30-01 | XA-000-09-004-004-003-011-01 | 34.6 | 1171.5 11:03:04:febtest:INFO: 28-03 | XA-000-09-004-004-003-012-01 | 34.6 | 1177.4 11:03:04:febtest:INFO: 26-05 | XA-000-09-004-004-003-013-01 | 31.4 | 1183.3 11:03:05:febtest:INFO: 24-07 | XA-000-09-004-004-003-014-01 | 44.1 | 1141.9 11:03:06:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 11:03:08:ST3_smx:INFO: chip: 30-1 37.726682 C 1183.292940 mV 11:03:08:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:08:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:08:ST3_smx:INFO: Electrons 11:03:08:ST3_smx:INFO: # loops 0 11:03:09:ST3_smx:INFO: # loops 1 11:03:11:ST3_smx:INFO: # loops 2 11:03:12:ST3_smx:INFO: Total # of broken channels: 0 11:03:12:ST3_smx:INFO: List of broken channels: [] 11:03:12:ST3_smx:INFO: Total # of broken channels: 0 11:03:12:ST3_smx:INFO: List of broken channels: [] 11:03:14:ST3_smx:INFO: chip: 28-3 34.556970 C 1189.190035 mV 11:03:14:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:14:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:14:ST3_smx:INFO: Electrons 11:03:14:ST3_smx:INFO: # loops 0 11:03:15:ST3_smx:INFO: # loops 1 11:03:17:ST3_smx:INFO: # loops 2 11:03:18:ST3_smx:INFO: Total # of broken channels: 0 11:03:18:ST3_smx:INFO: List of broken channels: [] 11:03:18:ST3_smx:INFO: Total # of broken channels: 0 11:03:18:ST3_smx:INFO: List of broken channels: [] 11:03:20:ST3_smx:INFO: chip: 26-5 31.389742 C 1195.082160 mV 11:03:20:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:20:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:20:ST3_smx:INFO: Electrons 11:03:20:ST3_smx:INFO: # loops 0 11:03:22:ST3_smx:INFO: # loops 1 11:03:23:ST3_smx:INFO: # loops 2 11:03:25:ST3_smx:INFO: Total # of broken channels: 0 11:03:25:ST3_smx:INFO: List of broken channels: [] 11:03:25:ST3_smx:INFO: Total # of broken channels: 0 11:03:25:ST3_smx:INFO: List of broken channels: [] 11:03:26:ST3_smx:INFO: chip: 24-7 44.073563 C 1153.732915 mV 11:03:26:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:26:ST3_discr_histo:WARNING: Not enough entries for fit!!! 11:03:26:ST3_smx:INFO: Electrons 11:03:26:ST3_smx:INFO: # loops 0 11:03:28:ST3_smx:INFO: # loops 1 11:03:29:ST3_smx:INFO: # loops 2 11:03:31:ST3_smx:INFO: Total # of broken channels: 0 11:03:31:ST3_smx:INFO: List of broken channels: [] 11:03:31:ST3_smx:INFO: Total # of broken channels: 0 11:03:31:ST3_smx:INFO: List of broken channels: [] 11:03:31:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 11:03:31:febtest:INFO: 30-01 | XA-000-09-004-004-003-011-01 | 37.7 | 1201.0 11:03:32:febtest:INFO: 28-03 | XA-000-09-004-004-003-012-01 | 37.7 | 1212.7 11:03:32:febtest:INFO: 26-05 | XA-000-09-004-004-003-013-01 | 34.6 | 1212.7 11:03:32:febtest:INFO: 24-07 | XA-000-09-004-004-003-014-01 | 47.3 | 1171.5 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 24_11_13-11_02_46 OPERATOR : Benjamin; SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4093| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.453', '0.7604', '1.850', '1.1470'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0130', '1.850', '1.2810'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9769', '1.850', '0.2621']