
FEB_4124 10.03.25 14:22:51
TextEdit.txt
14:22:51:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:22:51:ST3_Shared:INFO: FEB-Microcable 14:22:51:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:22:51:febtest:INFO: Testing FEB with SN 4124 14:22:52:smx_tester:INFO: Scanning setup 14:22:52:elinks:INFO: Disabling clock on downlink 0 14:22:52:elinks:INFO: Disabling clock on downlink 1 14:22:52:elinks:INFO: Disabling clock on downlink 2 14:22:52:elinks:INFO: Disabling clock on downlink 3 14:22:52:elinks:INFO: Disabling clock on downlink 4 14:22:52:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:22:52:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 14:22:53:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:22:53:elinks:INFO: Disabling clock on downlink 0 14:22:53:elinks:INFO: Disabling clock on downlink 1 14:22:53:elinks:INFO: Disabling clock on downlink 2 14:22:53:elinks:INFO: Disabling clock on downlink 3 14:22:53:elinks:INFO: Disabling clock on downlink 4 14:22:53:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 14:22:53:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:22:53:elinks:INFO: Disabling clock on downlink 0 14:22:53:elinks:INFO: Disabling clock on downlink 1 14:22:53:elinks:INFO: Disabling clock on downlink 2 14:22:53:elinks:INFO: Disabling clock on downlink 3 14:22:53:elinks:INFO: Disabling clock on downlink 4 14:22:53:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 14:22:53:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 14:22:53:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:22:53:elinks:INFO: Disabling clock on downlink 0 14:22:53:elinks:INFO: Disabling clock on downlink 1 14:22:53:elinks:INFO: Disabling clock on downlink 2 14:22:53:elinks:INFO: Disabling clock on downlink 3 14:22:53:elinks:INFO: Disabling clock on downlink 4 14:22:53:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 14:22:53:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:22:53:elinks:INFO: Disabling clock on downlink 0 14:22:53:elinks:INFO: Disabling clock on downlink 1 14:22:53:elinks:INFO: Disabling clock on downlink 2 14:22:53:elinks:INFO: Disabling clock on downlink 3 14:22:53:elinks:INFO: Disabling clock on downlink 4 14:22:53:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 14:22:53:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:22:53:setup_element:INFO: Scanning clock phase 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:22:53:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:22:53:setup_element:INFO: Clock phase scan results for group 0, downlink 2 14:22:53:setup_element:INFO: Eye window for uplink 16: __________________________________________________________________________XXXXX_ Clock Delay: 36 14:22:53:setup_element:INFO: Eye window for uplink 17: __________________________________________________________________________XXXXX_ Clock Delay: 36 14:22:53:setup_element:INFO: Eye window for uplink 18: _________________________________________________________________________XXXXX__ Clock Delay: 35 14:22:53:setup_element:INFO: Eye window for uplink 19: _________________________________________________________________________XXXXX__ Clock Delay: 35 14:22:53:setup_element:INFO: Eye window for uplink 20: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 21: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 22: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 23: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 24: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 25: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:22:53:setup_element:INFO: Eye window for uplink 26: _______________________________________________________________________XXXXX____ Clock Delay: 33 14:22:53:setup_element:INFO: Eye window for uplink 27: _______________________________________________________________________XXXXX____ Clock Delay: 33 14:22:53:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________________ Clock Delay: 40 14:22:53:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________________ Clock Delay: 40 14:22:53:setup_element:INFO: Eye window for uplink 30: _________________________________________________________________________XXXXX__ Clock Delay: 35 14:22:53:setup_element:INFO: Eye window for uplink 31: _________________________________________________________________________XXXXX__ Clock Delay: 35 14:22:53:setup_element:INFO: Setting the clock phase to 34 for group 0, downlink 2 14:22:53:setup_element:INFO: Scanning data phases 14:22:53:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:22:54:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:22:59:setup_element:INFO: Data phase scan results for group 0, downlink 2 14:22:59:setup_element:INFO: Eye window for uplink 16: XXXX__________________________________XX Data delay found: 20 14:22:59:setup_element:INFO: Eye window for uplink 17: XX__________________________________XXXX Data delay found: 18 14:22:59:setup_element:INFO: Eye window for uplink 18: XX___________________________________XXX Data delay found: 19 14:22:59:setup_element:INFO: Eye window for uplink 19: ___________________________________XXXX_ Data delay found: 16 14:22:59:setup_element:INFO: Eye window for uplink 20: __________________________________XXXX__ Data delay found: 15 14:22:59:setup_element:INFO: Eye window for uplink 21: _________________________________XXXXX__ Data delay found: 15 14:22:59:setup_element:INFO: Eye window for uplink 22: X__________________________________XXXXX Data delay found: 17 14:22:59:setup_element:INFO: Eye window for uplink 23: _______________________________XXXXX____ Data delay found: 13 14:22:59:setup_element:INFO: Eye window for uplink 24: _____XXXXX______________________________ Data delay found: 27 14:22:59:setup_element:INFO: Eye window for uplink 25: ________XXXXX___________________________ Data delay found: 30 14:22:59:setup_element:INFO: Eye window for uplink 26: ______XXXXX_____________________________ Data delay found: 28 14:22:59:setup_element:INFO: Eye window for uplink 27: __________XXXXXX________________________ Data delay found: 32 14:22:59:setup_element:INFO: Eye window for uplink 28: ___________XXXXXX_______________________ Data delay found: 33 14:22:59:setup_element:INFO: Eye window for uplink 29: ______________XXXXX_____________________ Data delay found: 36 14:22:59:setup_element:INFO: Eye window for uplink 30: ______________XXXXXX____________________ Data delay found: 36 14:22:59:setup_element:INFO: Eye window for uplink 31: ______________XXXXX_____________________ Data delay found: 36 14:22:59:setup_element:INFO: Setting the data phase to 20 for uplink 16 14:22:59:setup_element:INFO: Setting the data phase to 18 for uplink 17 14:22:59:setup_element:INFO: Setting the data phase to 19 for uplink 18 14:22:59:setup_element:INFO: Setting the data phase to 16 for uplink 19 14:22:59:setup_element:INFO: Setting the data phase to 15 for uplink 20 14:22:59:setup_element:INFO: Setting the data phase to 15 for uplink 21 14:22:59:setup_element:INFO: Setting the data phase to 17 for uplink 22 14:22:59:setup_element:INFO: Setting the data phase to 13 for uplink 23 14:22:59:setup_element:INFO: Setting the data phase to 27 for uplink 24 14:22:59:setup_element:INFO: Setting the data phase to 30 for uplink 25 14:22:59:setup_element:INFO: Setting the data phase to 28 for uplink 26 14:22:59:setup_element:INFO: Setting the data phase to 32 for uplink 27 14:22:59:setup_element:INFO: Setting the data phase to 33 for uplink 28 14:22:59:setup_element:INFO: Setting the data phase to 36 for uplink 29 14:22:59:setup_element:INFO: Setting the data phase to 36 for uplink 30 14:22:59:setup_element:INFO: Setting the data phase to 36 for uplink 31 14:22:59:setup_element:INFO: Beginning SMX ASICs map scan 14:22:59:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:22:59:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:22:59:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:22:59:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 14:22:59:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 14:22:59:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 14:22:59:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 14:22:59:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 14:22:59:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 14:22:59:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 14:22:59:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 14:22:59:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 14:22:59:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 14:23:00:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 14:23:00:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 14:23:00:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 14:23:00:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 14:23:00:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 14:23:00:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 14:23:00:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 14:23:00:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 14:23:01:setup_element:INFO: Performing Elink synchronization 14:23:01:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:23:01:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:23:01:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:23:01:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 14:23:01:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 14:23:01:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 14:23:02:febtest:INFO: Init all SMX (CSA): 30 14:23:16:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:23:16:febtest:INFO: 23-00 | XA-000-09-004-005-015-016-04 | 25.1 | 1206.9 14:23:16:febtest:INFO: 30-01 | XA-000-09-004-005-006-017-05 | 50.4 | 1135.9 14:23:17:febtest:INFO: 21-02 | XA-000-09-004-005-009-017-01 | 50.4 | 1130.0 14:23:17:febtest:INFO: 28-03 | XA-000-09-004-005-012-016-10 | 47.3 | 1135.9 14:23:17:febtest:INFO: 19-04 | XA-000-09-004-005-003-016-14 | 40.9 | 1165.6 14:23:17:febtest:INFO: 26-05 | XA-000-09-004-005-009-016-01 | 47.3 | 1153.7 14:23:18:febtest:INFO: 17-06 | XA-000-09-004-005-018-016-15 | 28.2 | 1206.9 14:23:18:febtest:INFO: 24-07 | XA-000-09-004-005-006-016-05 | 47.3 | 1147.8 14:23:19:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 14:23:21:ST3_smx:INFO: chip: 23-0 28.225000 C 1218.600960 mV 14:23:21:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:21:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:21:ST3_smx:INFO: Electrons 14:23:21:ST3_smx:INFO: # loops 0 14:23:22:ST3_smx:INFO: # loops 1 14:23:24:ST3_smx:INFO: # loops 2 14:23:25:ST3_smx:INFO: Total # of broken channels: 0 14:23:25:ST3_smx:INFO: List of broken channels: [] 14:23:25:ST3_smx:INFO: Total # of broken channels: 0 14:23:25:ST3_smx:INFO: List of broken channels: [] 14:23:27:ST3_smx:INFO: chip: 30-1 53.612520 C 1147.806000 mV 14:23:27:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:27:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:27:ST3_smx:INFO: Electrons 14:23:27:ST3_smx:INFO: # loops 0 14:23:28:ST3_smx:INFO: # loops 1 14:23:30:ST3_smx:INFO: # loops 2 14:23:31:ST3_smx:INFO: Total # of broken channels: 0 14:23:31:ST3_smx:INFO: List of broken channels: [] 14:23:31:ST3_smx:INFO: Total # of broken channels: 0 14:23:31:ST3_smx:INFO: List of broken channels: [] 14:23:33:ST3_smx:INFO: chip: 21-2 50.430383 C 1141.874115 mV 14:23:33:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:33:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:33:ST3_smx:INFO: Electrons 14:23:33:ST3_smx:INFO: # loops 0 14:23:35:ST3_smx:INFO: # loops 1 14:23:36:ST3_smx:INFO: # loops 2 14:23:38:ST3_smx:INFO: Total # of broken channels: 0 14:23:38:ST3_smx:INFO: List of broken channels: [] 14:23:38:ST3_smx:INFO: Total # of broken channels: 2 14:23:38:ST3_smx:INFO: List of broken channels: [3, 7] 14:23:39:ST3_smx:INFO: chip: 28-3 50.430383 C 1153.732915 mV 14:23:39:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:39:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:39:ST3_smx:INFO: Electrons 14:23:39:ST3_smx:INFO: # loops 0 14:23:41:ST3_smx:INFO: # loops 1 14:23:42:ST3_smx:INFO: # loops 2 14:23:44:ST3_smx:INFO: Total # of broken channels: 0 14:23:44:ST3_smx:INFO: List of broken channels: [] 14:23:44:ST3_smx:INFO: Total # of broken channels: 0 14:23:44:ST3_smx:INFO: List of broken channels: [] 14:23:46:ST3_smx:INFO: chip: 19-4 40.898880 C 1183.292940 mV 14:23:46:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:46:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:46:ST3_smx:INFO: Electrons 14:23:46:ST3_smx:INFO: # loops 0 14:23:47:ST3_smx:INFO: # loops 1 14:23:49:ST3_smx:INFO: # loops 2 14:23:50:ST3_smx:INFO: Total # of broken channels: 0 14:23:50:ST3_smx:INFO: List of broken channels: [] 14:23:50:ST3_smx:INFO: Total # of broken channels: 0 14:23:50:ST3_smx:INFO: List of broken channels: [] 14:23:52:ST3_smx:INFO: chip: 26-5 47.250730 C 1165.571835 mV 14:23:52:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:52:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:52:ST3_smx:INFO: Electrons 14:23:52:ST3_smx:INFO: # loops 0 14:23:53:ST3_smx:INFO: # loops 1 14:23:55:ST3_smx:INFO: # loops 2 14:23:57:ST3_smx:INFO: Total # of broken channels: 0 14:23:57:ST3_smx:INFO: List of broken channels: [] 14:23:57:ST3_smx:INFO: Total # of broken channels: 0 14:23:57:ST3_smx:INFO: List of broken channels: [] 14:23:59:ST3_smx:INFO: chip: 17-6 31.389742 C 1218.600960 mV 14:23:59:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:59:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:23:59:ST3_smx:INFO: Electrons 14:23:59:ST3_smx:INFO: # loops 0 14:24:01:ST3_smx:INFO: # loops 1 14:24:03:ST3_smx:INFO: # loops 2 14:24:05:ST3_smx:INFO: Total # of broken channels: 0 14:24:05:ST3_smx:INFO: List of broken channels: [] 14:24:05:ST3_smx:INFO: Total # of broken channels: 0 14:24:05:ST3_smx:INFO: List of broken channels: [] 14:24:07:ST3_smx:INFO: chip: 24-7 50.430383 C 1159.654860 mV 14:24:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:24:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:24:07:ST3_smx:INFO: Electrons 14:24:07:ST3_smx:INFO: # loops 0 14:24:09:ST3_smx:INFO: # loops 1 14:24:11:ST3_smx:INFO: # loops 2 14:24:13:ST3_smx:INFO: Total # of broken channels: 0 14:24:13:ST3_smx:INFO: List of broken channels: [] 14:24:13:ST3_smx:INFO: Total # of broken channels: 0 14:24:13:ST3_smx:INFO: List of broken channels: [] 14:24:13:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:24:13:febtest:INFO: 23-00 | XA-000-09-004-005-015-016-04 | 28.2 | 1242.0 14:24:14:febtest:INFO: 30-01 | XA-000-09-004-005-006-017-05 | 53.6 | 1165.6 14:24:14:febtest:INFO: 21-02 | XA-000-09-004-005-009-017-01 | 50.4 | 1165.6 14:24:14:febtest:INFO: 28-03 | XA-000-09-004-005-012-016-10 | 50.4 | 1177.4 14:24:14:febtest:INFO: 19-04 | XA-000-09-004-005-003-016-14 | 40.9 | 1253.7 14:24:14:febtest:INFO: 26-05 | XA-000-09-004-005-009-016-01 | 47.3 | 1201.0 14:24:15:febtest:INFO: 17-06 | XA-000-09-004-005-018-016-15 | 31.4 | 1242.0 14:24:15:febtest:INFO: 24-07 | XA-000-09-004-005-006-016-05 | 50.4 | 1177.4 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 25_03_10-14_22_51 OPERATOR : Benjamin; SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4124| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0350', '1.849', '2.2850'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9960', '1.850', '2.6030'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9590', '1.850', '0.5226']