
FEB_4177 05.06.25 10:38:35
TextEdit.txt
10:38:35:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 10:38:35:ST3_Shared:INFO: FEB-Microcable 10:38:35:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 10:38:35:febtest:INFO: Testing FEB with SN 4177 10:38:37:smx_tester:INFO: Scanning setup 10:38:37:elinks:INFO: Disabling clock on downlink 0 10:38:37:elinks:INFO: Disabling clock on downlink 1 10:38:37:elinks:INFO: Disabling clock on downlink 2 10:38:37:elinks:INFO: Disabling clock on downlink 3 10:38:37:elinks:INFO: Disabling clock on downlink 4 10:38:37:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 10:38:37:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:38:37:elinks:INFO: Disabling clock on downlink 0 10:38:37:elinks:INFO: Disabling clock on downlink 1 10:38:37:elinks:INFO: Disabling clock on downlink 2 10:38:37:elinks:INFO: Disabling clock on downlink 3 10:38:37:elinks:INFO: Disabling clock on downlink 4 10:38:37:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 10:38:37:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:38:37:elinks:INFO: Disabling clock on downlink 0 10:38:37:elinks:INFO: Disabling clock on downlink 1 10:38:37:elinks:INFO: Disabling clock on downlink 2 10:38:37:elinks:INFO: Disabling clock on downlink 3 10:38:37:elinks:INFO: Disabling clock on downlink 4 10:38:37:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 10:38:37:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 10:38:37:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:38:37:elinks:INFO: Disabling clock on downlink 0 10:38:37:elinks:INFO: Disabling clock on downlink 1 10:38:37:elinks:INFO: Disabling clock on downlink 2 10:38:37:elinks:INFO: Disabling clock on downlink 3 10:38:37:elinks:INFO: Disabling clock on downlink 4 10:38:37:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 10:38:37:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:38:37:elinks:INFO: Disabling clock on downlink 0 10:38:37:elinks:INFO: Disabling clock on downlink 1 10:38:37:elinks:INFO: Disabling clock on downlink 2 10:38:37:elinks:INFO: Disabling clock on downlink 3 10:38:37:elinks:INFO: Disabling clock on downlink 4 10:38:37:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 10:38:37:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:38:37:setup_element:INFO: Scanning clock phase 10:38:37:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:38:37:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:38:38:setup_element:INFO: Clock phase scan results for group 0, downlink 2 10:38:38:setup_element:INFO: Eye window for uplink 16: _________________________________________________________________________XXXXX__ Clock Delay: 35 10:38:38:setup_element:INFO: Eye window for uplink 17: _________________________________________________________________________XXXXX__ Clock Delay: 35 10:38:38:setup_element:INFO: Eye window for uplink 18: ________________________________________________________________________XXXXXXX_ Clock Delay: 35 10:38:38:setup_element:INFO: Eye window for uplink 19: ________________________________________________________________________XXXXXXX_ Clock Delay: 35 10:38:38:setup_element:INFO: Eye window for uplink 20: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 21: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 22: _______________________________________________________________________XXXXXX___ Clock Delay: 33 10:38:38:setup_element:INFO: Eye window for uplink 23: _______________________________________________________________________XXXXXX___ Clock Delay: 33 10:38:38:setup_element:INFO: Eye window for uplink 24: _______________________________________________________________________XXXXXXX__ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 25: _______________________________________________________________________XXXXXXX__ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 26: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 27: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:38:38:setup_element:INFO: Eye window for uplink 30: __________________________________________________________________________XXXXX_ Clock Delay: 36 10:38:38:setup_element:INFO: Eye window for uplink 31: __________________________________________________________________________XXXXX_ Clock Delay: 36 10:38:38:setup_element:INFO: Setting the clock phase to 34 for group 0, downlink 2 10:38:38:setup_element:INFO: Scanning data phases 10:38:38:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:38:38:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:38:43:setup_element:INFO: Data phase scan results for group 0, downlink 2 10:38:43:setup_element:INFO: Eye window for uplink 16: XXXX__________________________________XX Data delay found: 20 10:38:43:setup_element:INFO: Eye window for uplink 17: XX__________________________________XXXX Data delay found: 18 10:38:43:setup_element:INFO: Eye window for uplink 18: XXX___________________________________XX Data delay found: 20 10:38:43:setup_element:INFO: Eye window for uplink 19: XXXX__________________________________XX Data delay found: 20 10:38:43:setup_element:INFO: Eye window for uplink 20: X__________________________________XXXX_ Data delay found: 17 10:38:43:setup_element:INFO: Eye window for uplink 21: XX__________________________________XXXX Data delay found: 18 10:38:43:setup_element:INFO: Eye window for uplink 22: __________________________________XXXX__ Data delay found: 15 10:38:43:setup_element:INFO: Eye window for uplink 23: ________________________________XXXX____ Data delay found: 13 10:38:43:setup_element:INFO: Eye window for uplink 24: ________XXXXXX__________________________ Data delay found: 30 10:38:43:setup_element:INFO: Eye window for uplink 25: __________XXXXX_________________________ Data delay found: 32 10:38:43:setup_element:INFO: Eye window for uplink 26: __________XXXXXX________________________ Data delay found: 32 10:38:43:setup_element:INFO: Eye window for uplink 27: ____________XXXXXXX_____________________ Data delay found: 35 10:38:43:setup_element:INFO: Eye window for uplink 28: ____________XXXXXX______________________ Data delay found: 34 10:38:43:setup_element:INFO: Eye window for uplink 29: ____________XXXXX_______________________ Data delay found: 34 10:38:43:setup_element:INFO: Eye window for uplink 30: _________________XXXXXXX________________ Data delay found: 0 10:38:43:setup_element:INFO: Eye window for uplink 31: ________________XXXXX___________________ Data delay found: 38 10:38:43:setup_element:INFO: Setting the data phase to 20 for uplink 16 10:38:43:setup_element:INFO: Setting the data phase to 18 for uplink 17 10:38:43:setup_element:INFO: Setting the data phase to 20 for uplink 18 10:38:43:setup_element:INFO: Setting the data phase to 20 for uplink 19 10:38:43:setup_element:INFO: Setting the data phase to 17 for uplink 20 10:38:43:setup_element:INFO: Setting the data phase to 18 for uplink 21 10:38:43:setup_element:INFO: Setting the data phase to 15 for uplink 22 10:38:43:setup_element:INFO: Setting the data phase to 13 for uplink 23 10:38:43:setup_element:INFO: Setting the data phase to 30 for uplink 24 10:38:43:setup_element:INFO: Setting the data phase to 32 for uplink 25 10:38:43:setup_element:INFO: Setting the data phase to 32 for uplink 26 10:38:43:setup_element:INFO: Setting the data phase to 35 for uplink 27 10:38:43:setup_element:INFO: Setting the data phase to 34 for uplink 28 10:38:43:setup_element:INFO: Setting the data phase to 34 for uplink 29 10:38:43:setup_element:INFO: Setting the data phase to 0 for uplink 30 10:38:43:setup_element:INFO: Setting the data phase to 38 for uplink 31 10:38:43:setup_element:INFO: Beginning SMX ASICs map scan 10:38:43:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:38:43:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:38:43:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 10:38:43:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 10:38:43:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 10:38:43:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 10:38:43:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 10:38:43:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 10:38:43:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 10:38:43:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 10:38:43:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 10:38:44:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 10:38:44:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 10:38:44:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 10:38:44:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 10:38:44:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 10:38:44:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 10:38:44:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 10:38:44:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 10:38:44:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 10:38:44:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 10:38:46:setup_element:INFO: Performing Elink synchronization 10:38:46:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:38:46:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:38:46:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 10:38:46:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 10:38:46:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 10:38:46:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 10:38:46:febtest:INFO: Init all SMX (CSA): 30 10:39:01:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 10:39:01:febtest:INFO: 23-00 | XA-000-09-004-019-007-006-02 | 37.7 | 1159.7 10:39:01:febtest:INFO: 30-01 | XA-000-09-004-019-007-004-02 | 28.2 | 1183.3 10:39:01:febtest:INFO: 21-02 | XA-000-09-004-019-004-006-12 | 25.1 | 1212.7 10:39:02:febtest:INFO: 28-03 | XA-000-09-004-019-010-006-05 | 34.6 | 1183.3 10:39:02:febtest:INFO: 19-04 | XA-000-09-004-019-016-010-06 | 34.6 | 1177.4 10:39:02:febtest:INFO: 26-05 | XA-000-09-004-019-004-007-12 | 34.6 | 1171.5 10:39:02:febtest:INFO: 17-06 | XA-000-09-004-019-016-011-06 | 34.6 | 1177.4 10:39:02:febtest:INFO: 24-07 | XA-000-09-004-019-010-004-05 | 40.9 | 1159.7 10:39:03:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 10:39:05:ST3_smx:INFO: chip: 23-0 37.726682 C 1171.483840 mV 10:39:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:05:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:05:ST3_smx:INFO: Electrons 10:39:05:ST3_smx:INFO: # loops 0 10:39:07:ST3_smx:INFO: # loops 1 10:39:09:ST3_smx:INFO: # loops 2 10:39:10:ST3_smx:INFO: Total # of broken channels: 0 10:39:10:ST3_smx:INFO: List of broken channels: [] 10:39:10:ST3_smx:INFO: Total # of broken channels: 0 10:39:10:ST3_smx:INFO: List of broken channels: [] 10:39:12:ST3_smx:INFO: chip: 30-1 28.225000 C 1200.969315 mV 10:39:12:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:12:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:12:ST3_smx:INFO: Electrons 10:39:12:ST3_smx:INFO: # loops 0 10:39:13:ST3_smx:INFO: # loops 1 10:39:15:ST3_smx:INFO: # loops 2 10:39:17:ST3_smx:INFO: Total # of broken channels: 0 10:39:17:ST3_smx:INFO: List of broken channels: [] 10:39:17:ST3_smx:INFO: Total # of broken channels: 0 10:39:17:ST3_smx:INFO: List of broken channels: [] 10:39:18:ST3_smx:INFO: chip: 21-2 25.062742 C 1230.330540 mV 10:39:18:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:18:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:18:ST3_smx:INFO: Electrons 10:39:18:ST3_smx:INFO: # loops 0 10:39:20:ST3_smx:INFO: # loops 1 10:39:22:ST3_smx:INFO: # loops 2 10:39:23:ST3_smx:INFO: Total # of broken channels: 0 10:39:23:ST3_smx:INFO: List of broken channels: [] 10:39:23:ST3_smx:INFO: Total # of broken channels: 0 10:39:23:ST3_smx:INFO: List of broken channels: [] 10:39:25:ST3_smx:INFO: chip: 28-3 31.389742 C 1195.082160 mV 10:39:25:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:25:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:25:ST3_smx:INFO: Electrons 10:39:25:ST3_smx:INFO: # loops 0 10:39:27:ST3_smx:INFO: # loops 1 10:39:28:ST3_smx:INFO: # loops 2 10:39:30:ST3_smx:INFO: Total # of broken channels: 0 10:39:30:ST3_smx:INFO: List of broken channels: [] 10:39:30:ST3_smx:INFO: Total # of broken channels: 0 10:39:30:ST3_smx:INFO: List of broken channels: [] 10:39:31:ST3_smx:INFO: chip: 19-4 34.556970 C 1189.190035 mV 10:39:31:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:31:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:31:ST3_smx:INFO: Electrons 10:39:31:ST3_smx:INFO: # loops 0 10:39:33:ST3_smx:INFO: # loops 1 10:39:34:ST3_smx:INFO: # loops 2 10:39:36:ST3_smx:INFO: Total # of broken channels: 0 10:39:36:ST3_smx:INFO: List of broken channels: [] 10:39:36:ST3_smx:INFO: Total # of broken channels: 1 10:39:36:ST3_smx:INFO: List of broken channels: [1] 10:39:37:ST3_smx:INFO: chip: 26-5 34.556970 C 1183.292940 mV 10:39:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:37:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:37:ST3_smx:INFO: Electrons 10:39:37:ST3_smx:INFO: # loops 0 10:39:39:ST3_smx:INFO: # loops 1 10:39:41:ST3_smx:INFO: # loops 2 10:39:42:ST3_smx:INFO: Total # of broken channels: 0 10:39:42:ST3_smx:INFO: List of broken channels: [] 10:39:42:ST3_smx:INFO: Total # of broken channels: 0 10:39:42:ST3_smx:INFO: List of broken channels: [] 10:39:44:ST3_smx:INFO: chip: 17-6 34.556970 C 1189.190035 mV 10:39:44:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:44:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:44:ST3_smx:INFO: Electrons 10:39:44:ST3_smx:INFO: # loops 0 10:39:45:ST3_smx:INFO: # loops 1 10:39:47:ST3_smx:INFO: # loops 2 10:39:48:ST3_smx:INFO: Total # of broken channels: 0 10:39:48:ST3_smx:INFO: List of broken channels: [] 10:39:48:ST3_smx:INFO: Total # of broken channels: 0 10:39:48:ST3_smx:INFO: List of broken channels: [] 10:39:50:ST3_smx:INFO: chip: 24-7 40.898880 C 1171.483840 mV 10:39:50:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:50:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:39:50:ST3_smx:INFO: Electrons 10:39:50:ST3_smx:INFO: # loops 0 10:39:51:ST3_smx:INFO: # loops 1 10:39:53:ST3_smx:INFO: # loops 2 10:39:54:ST3_smx:INFO: Total # of broken channels: 0 10:39:54:ST3_smx:INFO: List of broken channels: [] 10:39:54:ST3_smx:INFO: Total # of broken channels: 0 10:39:54:ST3_smx:INFO: List of broken channels: [] 10:39:55:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 10:39:55:febtest:INFO: 23-00 | XA-000-09-004-019-007-006-02 | 40.9 | 1189.2 10:39:55:febtest:INFO: 30-01 | XA-000-09-004-019-007-004-02 | 28.2 | 1218.6 10:39:55:febtest:INFO: 21-02 | XA-000-09-004-019-004-006-12 | 28.2 | 1247.9 10:39:56:febtest:INFO: 28-03 | XA-000-09-004-019-010-006-05 | 34.6 | 1218.6 10:39:56:febtest:INFO: 19-04 | XA-000-09-004-019-016-010-06 | 37.7 | 1206.9 10:39:56:febtest:INFO: 26-05 | XA-000-09-004-019-004-007-12 | 37.7 | 1206.9 10:39:56:febtest:INFO: 17-06 | XA-000-09-004-019-016-011-06 | 34.6 | 1206.9 10:39:56:febtest:INFO: 24-07 | XA-000-09-004-019-010-004-05 | 44.1 | 1189.2 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 25_06_05-10_38_35 OPERATOR : Benjamin; SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4177| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.451', '1.5690', '1.849', '2.6690'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0000', '1.850', '2.5490'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9700', '1.850', '0.5239']