
FEB_4187 25.06.25 14:33:31
TextEdit.txt
14:33:31:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:33:31:ST3_Shared:INFO: FEB-Microcable 14:33:31:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 14:33:31:febtest:INFO: Testing FEB with SN 4187 14:33:33:smx_tester:INFO: Scanning setup 14:33:33:elinks:INFO: Disabling clock on downlink 0 14:33:33:elinks:INFO: Disabling clock on downlink 1 14:33:33:elinks:INFO: Disabling clock on downlink 2 14:33:33:elinks:INFO: Disabling clock on downlink 3 14:33:33:elinks:INFO: Disabling clock on downlink 4 14:33:33:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 14:33:33:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:33:33:elinks:INFO: Disabling clock on downlink 0 14:33:33:elinks:INFO: Disabling clock on downlink 1 14:33:33:elinks:INFO: Disabling clock on downlink 2 14:33:33:elinks:INFO: Disabling clock on downlink 3 14:33:33:elinks:INFO: Disabling clock on downlink 4 14:33:33:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 14:33:33:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:33:33:elinks:INFO: Disabling clock on downlink 0 14:33:33:elinks:INFO: Disabling clock on downlink 1 14:33:33:elinks:INFO: Disabling clock on downlink 2 14:33:33:elinks:INFO: Disabling clock on downlink 3 14:33:33:elinks:INFO: Disabling clock on downlink 4 14:33:33:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 14:33:33:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 14:33:33:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:33:33:elinks:INFO: Disabling clock on downlink 0 14:33:33:elinks:INFO: Disabling clock on downlink 1 14:33:33:elinks:INFO: Disabling clock on downlink 2 14:33:33:elinks:INFO: Disabling clock on downlink 3 14:33:33:elinks:INFO: Disabling clock on downlink 4 14:33:33:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 14:33:33:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:33:33:elinks:INFO: Disabling clock on downlink 0 14:33:33:elinks:INFO: Disabling clock on downlink 1 14:33:33:elinks:INFO: Disabling clock on downlink 2 14:33:33:elinks:INFO: Disabling clock on downlink 3 14:33:33:elinks:INFO: Disabling clock on downlink 4 14:33:33:setup_element:INFO: Checking SOS, encoding_mode: SOS 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 14:33:33:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 14:33:33:setup_element:INFO: Scanning clock phase 14:33:33:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:33:34:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:33:34:setup_element:INFO: Clock phase scan results for group 0, downlink 2 14:33:34:setup_element:INFO: Eye window for uplink 16: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 17: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 18: _______________________________________________________________________XXXXXX___ Clock Delay: 33 14:33:34:setup_element:INFO: Eye window for uplink 19: _______________________________________________________________________XXXXXX___ Clock Delay: 33 14:33:34:setup_element:INFO: Eye window for uplink 20: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 21: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 22: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 23: ________________________________________________________________________XXXXXX__ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 24: _______________________________________________________________________XXXXXX___ Clock Delay: 33 14:33:34:setup_element:INFO: Eye window for uplink 25: _______________________________________________________________________XXXXXX___ Clock Delay: 33 14:33:34:setup_element:INFO: Eye window for uplink 26: ______________________________________________________________________XXXXXX____ Clock Delay: 32 14:33:34:setup_element:INFO: Eye window for uplink 27: ______________________________________________________________________XXXXXX____ Clock Delay: 32 14:33:34:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________XXXXX___ Clock Delay: 34 14:33:34:setup_element:INFO: Eye window for uplink 30: __________________________________________________________________________XXXXXX Clock Delay: 36 14:33:34:setup_element:INFO: Eye window for uplink 31: __________________________________________________________________________XXXXXX Clock Delay: 36 14:33:34:setup_element:INFO: Setting the clock phase to 34 for group 0, downlink 2 14:33:34:setup_element:INFO: Scanning data phases 14:33:34:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:33:34:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:33:39:setup_element:INFO: Data phase scan results for group 0, downlink 2 14:33:39:setup_element:INFO: Eye window for uplink 16: XX_________________________________XXXXX Data delay found: 18 14:33:39:setup_element:INFO: Eye window for uplink 17: __________________________________XXXXXX Data delay found: 16 14:33:39:setup_element:INFO: Eye window for uplink 18: __________________________________XXXXX_ Data delay found: 16 14:33:39:setup_element:INFO: Eye window for uplink 19: __________________________________XXXXX_ Data delay found: 16 14:33:39:setup_element:INFO: Eye window for uplink 20: XXXX__________________________________XX Data delay found: 20 14:33:39:setup_element:INFO: Eye window for uplink 21: XXXXX__________________________________X Data delay found: 21 14:33:39:setup_element:INFO: Eye window for uplink 22: XX___________________________________XXX Data delay found: 19 14:33:39:setup_element:INFO: Eye window for uplink 23: __________________________________XXXX__ Data delay found: 15 14:33:39:setup_element:INFO: Eye window for uplink 24: _______XXXXXX___________________________ Data delay found: 29 14:33:39:setup_element:INFO: Eye window for uplink 25: _________XXXXX__________________________ Data delay found: 31 14:33:39:setup_element:INFO: Eye window for uplink 26: _______XXXXXX___________________________ Data delay found: 29 14:33:39:setup_element:INFO: Eye window for uplink 27: _________XXXXXX_________________________ Data delay found: 31 14:33:39:setup_element:INFO: Eye window for uplink 28: ____________XXXXX_________XXXXXXXXXXXXXX Data delay found: 5 14:33:39:setup_element:INFO: Eye window for uplink 29: ____________XXXXX_________XXXXXXXXXXXXXX Data delay found: 5 14:33:39:setup_element:INFO: Eye window for uplink 30: __________________XXXXXXX_______________ Data delay found: 1 14:33:39:setup_element:INFO: Eye window for uplink 31: _________________XXXXXX_________________ Data delay found: 39 14:33:39:setup_element:INFO: Setting the data phase to 18 for uplink 16 14:33:39:setup_element:INFO: Setting the data phase to 16 for uplink 17 14:33:39:setup_element:INFO: Setting the data phase to 16 for uplink 18 14:33:39:setup_element:INFO: Setting the data phase to 16 for uplink 19 14:33:39:setup_element:INFO: Setting the data phase to 20 for uplink 20 14:33:39:setup_element:INFO: Setting the data phase to 21 for uplink 21 14:33:39:setup_element:INFO: Setting the data phase to 19 for uplink 22 14:33:39:setup_element:INFO: Setting the data phase to 15 for uplink 23 14:33:39:setup_element:INFO: Setting the data phase to 29 for uplink 24 14:33:39:setup_element:INFO: Setting the data phase to 31 for uplink 25 14:33:39:setup_element:INFO: Setting the data phase to 29 for uplink 26 14:33:39:setup_element:INFO: Setting the data phase to 31 for uplink 27 14:33:39:setup_element:INFO: Setting the data phase to 5 for uplink 28 14:33:39:setup_element:INFO: Setting the data phase to 5 for uplink 29 14:33:39:setup_element:INFO: Setting the data phase to 1 for uplink 30 14:33:39:setup_element:INFO: Setting the data phase to 39 for uplink 31 14:33:39:setup_element:INFO: Beginning SMX ASICs map scan 14:33:39:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:33:39:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:33:39:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:33:39:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 14:33:39:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 14:33:39:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 14:33:39:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 14:33:39:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 14:33:39:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 14:33:39:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 14:33:39:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 14:33:40:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 14:33:40:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 14:33:40:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 14:33:40:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 14:33:40:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 14:33:40:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 14:33:40:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 14:33:40:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 14:33:40:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 14:33:40:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 14:33:42:setup_element:INFO: Performing Elink synchronization 14:33:42:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 14:33:42:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 14:33:42:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 14:33:42:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 14:33:42:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 14:33:42:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 14:33:42:febtest:INFO: Init all SMX (CSA): 30 14:33:56:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:33:56:febtest:INFO: 23-00 | XA-000-09-004-019-005-010-01 | 44.1 | 1141.9 14:33:56:febtest:INFO: 30-01 | XA-000-09-004-019-002-016-14 | 50.4 | 1106.2 14:33:57:febtest:INFO: 21-02 | XA-000-09-004-019-002-010-09 | 34.6 | 1171.5 14:33:57:febtest:INFO: 28-03 | XA-000-09-004-019-005-015-01 | 34.6 | 1177.4 14:33:57:febtest:INFO: 19-04 | XA-000-09-004-019-005-009-01 | 44.1 | 1141.9 14:33:57:febtest:INFO: 26-05 | XA-000-09-004-019-008-015-06 | 44.1 | 1147.8 14:33:58:febtest:INFO: 17-06 | XA-000-09-004-019-011-010-08 | 40.9 | 1153.7 14:33:58:febtest:INFO: 24-07 | XA-000-09-004-019-008-010-06 | 44.1 | 1141.9 14:33:59:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 14:34:01:ST3_smx:INFO: chip: 23-0 44.073563 C 1159.654860 mV 14:34:01:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:01:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:01:ST3_smx:INFO: Electrons 14:34:01:ST3_smx:INFO: # loops 0 14:34:02:ST3_smx:INFO: # loops 1 14:34:04:ST3_smx:INFO: # loops 2 14:34:05:ST3_smx:INFO: Total # of broken channels: 0 14:34:05:ST3_smx:INFO: List of broken channels: [] 14:34:05:ST3_smx:INFO: Total # of broken channels: 3 14:34:05:ST3_smx:INFO: List of broken channels: [28, 98, 100] 14:34:07:ST3_smx:INFO: chip: 30-1 50.430383 C 1118.096875 mV 14:34:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:07:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:07:ST3_smx:INFO: Electrons 14:34:07:ST3_smx:INFO: # loops 0 14:34:09:ST3_smx:INFO: # loops 1 14:34:10:ST3_smx:INFO: # loops 2 14:34:12:ST3_smx:INFO: Total # of broken channels: 0 14:34:12:ST3_smx:INFO: List of broken channels: [] 14:34:12:ST3_smx:INFO: Total # of broken channels: 0 14:34:12:ST3_smx:INFO: List of broken channels: [] 14:34:13:ST3_smx:INFO: chip: 21-2 34.556970 C 1183.292940 mV 14:34:13:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:13:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:13:ST3_smx:INFO: Electrons 14:34:13:ST3_smx:INFO: # loops 0 14:34:15:ST3_smx:INFO: # loops 1 14:34:16:ST3_smx:INFO: # loops 2 14:34:18:ST3_smx:INFO: Total # of broken channels: 0 14:34:18:ST3_smx:INFO: List of broken channels: [] 14:34:18:ST3_smx:INFO: Total # of broken channels: 0 14:34:18:ST3_smx:INFO: List of broken channels: [] 14:34:20:ST3_smx:INFO: chip: 28-3 34.556970 C 1189.190035 mV 14:34:20:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:20:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:20:ST3_smx:INFO: Electrons 14:34:20:ST3_smx:INFO: # loops 0 14:34:21:ST3_smx:INFO: # loops 1 14:34:23:ST3_smx:INFO: # loops 2 14:34:24:ST3_smx:INFO: Total # of broken channels: 0 14:34:24:ST3_smx:INFO: List of broken channels: [] 14:34:24:ST3_smx:INFO: Total # of broken channels: 0 14:34:24:ST3_smx:INFO: List of broken channels: [] 14:34:26:ST3_smx:INFO: chip: 19-4 44.073563 C 1153.732915 mV 14:34:26:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:26:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:26:ST3_smx:INFO: Electrons 14:34:26:ST3_smx:INFO: # loops 0 14:34:27:ST3_smx:INFO: # loops 1 14:34:29:ST3_smx:INFO: # loops 2 14:34:30:ST3_smx:INFO: Total # of broken channels: 2 14:34:30:ST3_smx:INFO: List of broken channels: [88, 112] 14:34:30:ST3_smx:INFO: Total # of broken channels: 2 14:34:30:ST3_smx:INFO: List of broken channels: [88, 112] 14:34:32:ST3_smx:INFO: chip: 26-5 44.073563 C 1159.654860 mV 14:34:32:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:32:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:32:ST3_smx:INFO: Electrons 14:34:32:ST3_smx:INFO: # loops 0 14:34:34:ST3_smx:INFO: # loops 1 14:34:35:ST3_smx:INFO: # loops 2 14:34:37:ST3_smx:INFO: Total # of broken channels: 0 14:34:37:ST3_smx:INFO: List of broken channels: [] 14:34:37:ST3_smx:INFO: Total # of broken channels: 0 14:34:37:ST3_smx:INFO: List of broken channels: [] 14:34:38:ST3_smx:INFO: chip: 17-6 44.073563 C 1159.654860 mV 14:34:38:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:38:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:38:ST3_smx:INFO: Electrons 14:34:38:ST3_smx:INFO: # loops 0 14:34:40:ST3_smx:INFO: # loops 1 14:34:42:ST3_smx:INFO: # loops 2 14:34:43:ST3_smx:INFO: Total # of broken channels: 0 14:34:43:ST3_smx:INFO: List of broken channels: [] 14:34:43:ST3_smx:INFO: Total # of broken channels: 0 14:34:43:ST3_smx:INFO: List of broken channels: [] 14:34:45:ST3_smx:INFO: chip: 24-7 47.250730 C 1153.732915 mV 14:34:45:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:45:ST3_discr_histo:WARNING: Not enough entries for fit!!! 14:34:45:ST3_smx:INFO: Electrons 14:34:45:ST3_smx:INFO: # loops 0 14:34:46:ST3_smx:INFO: # loops 1 14:34:48:ST3_smx:INFO: # loops 2 14:34:49:ST3_smx:INFO: Total # of broken channels: 0 14:34:49:ST3_smx:INFO: List of broken channels: [] 14:34:49:ST3_smx:INFO: Total # of broken channels: 0 14:34:49:ST3_smx:INFO: List of broken channels: [] 14:34:50:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 14:34:50:febtest:INFO: 23-00 | XA-000-09-004-019-005-010-01 | 44.1 | 1177.4 14:34:50:febtest:INFO: 30-01 | XA-000-09-004-019-002-016-14 | 53.6 | 1141.9 14:34:50:febtest:INFO: 21-02 | XA-000-09-004-019-002-010-09 | 37.7 | 1206.9 14:34:51:febtest:INFO: 28-03 | XA-000-09-004-019-005-015-01 | 34.6 | 1212.7 14:34:51:febtest:INFO: 19-04 | XA-000-09-004-019-005-009-01 | 47.3 | 1177.4 14:34:51:febtest:INFO: 26-05 | XA-000-09-004-019-008-015-06 | 47.3 | 1183.3 14:34:51:febtest:INFO: 17-06 | XA-000-09-004-019-011-010-08 | 44.1 | 1183.3 14:34:51:febtest:INFO: 24-07 | XA-000-09-004-019-008-010-06 | 47.3 | 1171.5 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 25_06_25-14_33_31 OPERATOR : Alois Alzheimer SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4187| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.4530', '1.850', '2.4930'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '2.0070', '1.849', '2.6150'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9750', '1.850', '0.5287']