
FEB_4195 08.07.25 10:58:04
TextEdit.txt
10:58:04:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 10:58:04:ST3_Shared:INFO: FEB-Microcable 10:58:04:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo 10:58:04:febtest:INFO: Testing FEB with SN 4195 10:58:06:smx_tester:INFO: Scanning setup 10:58:06:elinks:INFO: Disabling clock on downlink 0 10:58:06:elinks:INFO: Disabling clock on downlink 1 10:58:06:elinks:INFO: Disabling clock on downlink 2 10:58:06:elinks:INFO: Disabling clock on downlink 3 10:58:06:elinks:INFO: Disabling clock on downlink 4 10:58:06:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0] 10:58:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:58:06:elinks:INFO: Disabling clock on downlink 0 10:58:06:elinks:INFO: Disabling clock on downlink 1 10:58:06:elinks:INFO: Disabling clock on downlink 2 10:58:06:elinks:INFO: Disabling clock on downlink 3 10:58:06:elinks:INFO: Disabling clock on downlink 4 10:58:06:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1] 10:58:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:58:06:elinks:INFO: Disabling clock on downlink 0 10:58:06:elinks:INFO: Disabling clock on downlink 1 10:58:06:elinks:INFO: Disabling clock on downlink 2 10:58:06:elinks:INFO: Disabling clock on downlink 3 10:58:06:elinks:INFO: Disabling clock on downlink 4 10:58:06:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 16 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 17 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 18 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 19 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 20 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 21 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 22 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 23 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30 10:58:06:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31 10:58:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:58:06:elinks:INFO: Disabling clock on downlink 0 10:58:06:elinks:INFO: Disabling clock on downlink 1 10:58:06:elinks:INFO: Disabling clock on downlink 2 10:58:06:elinks:INFO: Disabling clock on downlink 3 10:58:06:elinks:INFO: Disabling clock on downlink 4 10:58:06:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3] 10:58:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:58:06:elinks:INFO: Disabling clock on downlink 0 10:58:06:elinks:INFO: Disabling clock on downlink 1 10:58:06:elinks:INFO: Disabling clock on downlink 2 10:58:06:elinks:INFO: Disabling clock on downlink 3 10:58:06:elinks:INFO: Disabling clock on downlink 4 10:58:06:setup_element:INFO: Checking SOS, encoding_mode: SOS 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4] 10:58:06:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection 10:58:06:setup_element:INFO: Scanning clock phase 10:58:06:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:58:06:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:58:07:setup_element:INFO: Clock phase scan results for group 0, downlink 2 10:58:07:setup_element:INFO: Eye window for uplink 16: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 17: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 18: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 19: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 20: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 21: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 22: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 23: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 24: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 25: ________________________________________________________________________XXXXXX__ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 26: _______________________________________________________________________XXXXXX___ Clock Delay: 33 10:58:07:setup_element:INFO: Eye window for uplink 27: _______________________________________________________________________XXXXXX___ Clock Delay: 33 10:58:07:setup_element:INFO: Eye window for uplink 28: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 29: ________________________________________________________________________XXXXX___ Clock Delay: 34 10:58:07:setup_element:INFO: Eye window for uplink 30: __________________________________________________________________________XXXXXX Clock Delay: 36 10:58:07:setup_element:INFO: Eye window for uplink 31: __________________________________________________________________________XXXXXX Clock Delay: 36 10:58:07:setup_element:INFO: Setting the clock phase to 35 for group 0, downlink 2 10:58:07:setup_element:INFO: Scanning data phases 10:58:07:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:58:07:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:58:12:setup_element:INFO: Data phase scan results for group 0, downlink 2 10:58:12:setup_element:INFO: Eye window for uplink 16: XXX__________________________________XXX Data delay found: 19 10:58:12:setup_element:INFO: Eye window for uplink 17: X___________________________________XXXX Data delay found: 18 10:58:12:setup_element:INFO: Eye window for uplink 18: X___________________________________XXXX Data delay found: 18 10:58:12:setup_element:INFO: Eye window for uplink 19: XX__________________________________XXXX Data delay found: 18 10:58:12:setup_element:INFO: Eye window for uplink 20: XX__________________________________XXXX Data delay found: 18 10:58:12:setup_element:INFO: Eye window for uplink 21: XXX__________________________________XXX Data delay found: 19 10:58:12:setup_element:INFO: Eye window for uplink 22: XX__________________________________XXXX Data delay found: 18 10:58:12:setup_element:INFO: Eye window for uplink 23: _________________________________XXXXX__ Data delay found: 15 10:58:12:setup_element:INFO: Eye window for uplink 24: _________XXXXXX_________________________ Data delay found: 31 10:58:12:setup_element:INFO: Eye window for uplink 25: ___________XXXXX________________________ Data delay found: 33 10:58:12:setup_element:INFO: Eye window for uplink 26: ________XXXXXX__________________________ Data delay found: 30 10:58:12:setup_element:INFO: Eye window for uplink 27: __________XXXXXX________________________ Data delay found: 32 10:58:12:setup_element:INFO: Eye window for uplink 28: _____________XXXXXX_____________________ Data delay found: 35 10:58:12:setup_element:INFO: Eye window for uplink 29: _____________XXXXX______________________ Data delay found: 35 10:58:12:setup_element:INFO: Eye window for uplink 30: __________________XXXXXXX_______________ Data delay found: 1 10:58:12:setup_element:INFO: Eye window for uplink 31: _________________XXXXXX_________________ Data delay found: 39 10:58:12:setup_element:INFO: Setting the data phase to 19 for uplink 16 10:58:12:setup_element:INFO: Setting the data phase to 18 for uplink 17 10:58:12:setup_element:INFO: Setting the data phase to 18 for uplink 18 10:58:12:setup_element:INFO: Setting the data phase to 18 for uplink 19 10:58:12:setup_element:INFO: Setting the data phase to 18 for uplink 20 10:58:12:setup_element:INFO: Setting the data phase to 19 for uplink 21 10:58:12:setup_element:INFO: Setting the data phase to 18 for uplink 22 10:58:12:setup_element:INFO: Setting the data phase to 15 for uplink 23 10:58:12:setup_element:INFO: Setting the data phase to 31 for uplink 24 10:58:12:setup_element:INFO: Setting the data phase to 33 for uplink 25 10:58:12:setup_element:INFO: Setting the data phase to 30 for uplink 26 10:58:12:setup_element:INFO: Setting the data phase to 32 for uplink 27 10:58:12:setup_element:INFO: Setting the data phase to 35 for uplink 28 10:58:12:setup_element:INFO: Setting the data phase to 35 for uplink 29 10:58:12:setup_element:INFO: Setting the data phase to 1 for uplink 30 10:58:12:setup_element:INFO: Setting the data phase to 39 for uplink 31 10:58:12:setup_element:INFO: Beginning SMX ASICs map scan 10:58:12:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:58:12:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:58:12:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 10:58:12:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 10:58:12:uplink:INFO: Setting uplinks mask [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] 10:58:12:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 23 10:58:12:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 22 10:58:12:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30 10:58:12:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31 10:58:12:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 21 10:58:12:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 20 10:58:12:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28 10:58:12:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29 10:58:13:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 19 10:58:13:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 18 10:58:13:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26 10:58:13:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27 10:58:13:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 17 10:58:13:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 16 10:58:13:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24 10:58:13:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25 10:58:14:setup_element:INFO: Performing Elink synchronization 10:58:14:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2] 10:58:14:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2] 10:58:14:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2] 10:58:14:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2] 10:58:14:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2 10:58:14:uplink:INFO: Enabling uplinks [16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31] |_________________________________________________________________________| _addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_ 0 | [0] | 2 | 0 | [23] | 2 | [(0, 23), (1, 22)] 1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)] 2 | [0] | 2 | 0 | [21] | 2 | [(0, 21), (1, 20)] 3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)] 4 | [0] | 2 | 0 | [19] | 2 | [(0, 19), (1, 18)] 5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)] 6 | [0] | 2 | 0 | [17] | 2 | [(0, 17), (1, 16)] 7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)] |_________________________________________________________________________| 10:58:15:febtest:INFO: Init all SMX (CSA): 30 10:58:30:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 10:58:30:febtest:INFO: 23-00 | XA-000-09-004-037-010-005-15 | 21.9 | 1201.0 10:58:30:febtest:INFO: 30-01 | XA-000-09-004-019-009-026-12 | 37.7 | 1135.9 10:58:30:febtest:INFO: 21-02 | XA-000-09-004-037-007-005-08 | 31.4 | 1171.5 10:58:30:febtest:INFO: 28-03 | XA-000-09-004-037-010-003-15 | 28.2 | 1183.3 10:58:31:febtest:INFO: 19-04 | XA-000-09-004-037-013-007-07 | 28.2 | 1177.4 10:58:31:febtest:INFO: 26-05 | XA-000-09-004-037-013-003-07 | 28.2 | 1206.9 10:58:31:febtest:INFO: 17-06 | XA-000-09-004-037-013-005-07 | 28.2 | 1177.4 10:58:31:febtest:INFO: 24-07 | XA-000-09-004-037-010-002-15 | 34.6 | 1165.6 10:58:32:febtest:INFO: Set all CSA to ZERO FEB type: B FEB_A: 0 FEB_B: 1 10:58:34:ST3_smx:INFO: chip: 23-0 21.902970 C 1212.728715 mV 10:58:34:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:34:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:34:ST3_smx:INFO: Electrons 10:58:34:ST3_smx:INFO: # loops 0 10:58:36:ST3_smx:INFO: # loops 1 10:58:37:ST3_smx:INFO: # loops 2 10:58:39:ST3_smx:INFO: Total # of broken channels: 0 10:58:39:ST3_smx:INFO: List of broken channels: [] 10:58:39:ST3_smx:INFO: Total # of broken channels: 0 10:58:39:ST3_smx:INFO: List of broken channels: [] 10:58:41:ST3_smx:INFO: chip: 30-1 37.726682 C 1153.732915 mV 10:58:41:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:41:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:41:ST3_smx:INFO: Electrons 10:58:41:ST3_smx:INFO: # loops 0 10:58:42:ST3_smx:INFO: # loops 1 10:58:44:ST3_smx:INFO: # loops 2 10:58:46:ST3_smx:INFO: Total # of broken channels: 0 10:58:46:ST3_smx:INFO: List of broken channels: [] 10:58:46:ST3_smx:INFO: Total # of broken channels: 0 10:58:46:ST3_smx:INFO: List of broken channels: [] 10:58:47:ST3_smx:INFO: chip: 21-2 34.556970 C 1183.292940 mV 10:58:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:47:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:47:ST3_smx:INFO: Electrons 10:58:47:ST3_smx:INFO: # loops 0 10:58:49:ST3_smx:INFO: # loops 1 10:58:51:ST3_smx:INFO: # loops 2 10:58:52:ST3_smx:INFO: Total # of broken channels: 0 10:58:52:ST3_smx:INFO: List of broken channels: [] 10:58:52:ST3_smx:INFO: Total # of broken channels: 0 10:58:52:ST3_smx:INFO: List of broken channels: [] 10:58:54:ST3_smx:INFO: chip: 28-3 28.225000 C 1195.082160 mV 10:58:54:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:54:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:58:54:ST3_smx:INFO: Electrons 10:58:54:ST3_smx:INFO: # loops 0 10:58:55:ST3_smx:INFO: # loops 1 10:58:57:ST3_smx:INFO: # loops 2 10:58:58:ST3_smx:INFO: Total # of broken channels: 0 10:58:58:ST3_smx:INFO: List of broken channels: [] 10:58:58:ST3_smx:INFO: Total # of broken channels: 1 10:58:58:ST3_smx:INFO: List of broken channels: [13] 10:59:00:ST3_smx:INFO: chip: 19-4 31.389742 C 1195.082160 mV 10:59:00:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:00:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:00:ST3_smx:INFO: Electrons 10:59:00:ST3_smx:INFO: # loops 0 10:59:02:ST3_smx:INFO: # loops 1 10:59:03:ST3_smx:INFO: # loops 2 10:59:05:ST3_smx:INFO: Total # of broken channels: 0 10:59:05:ST3_smx:INFO: List of broken channels: [] 10:59:05:ST3_smx:INFO: Total # of broken channels: 0 10:59:05:ST3_smx:INFO: List of broken channels: [] 10:59:06:ST3_smx:INFO: chip: 26-5 28.225000 C 1253.730060 mV 10:59:06:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:06:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:06:ST3_smx:INFO: Electrons 10:59:06:ST3_smx:INFO: # loops 0 10:59:08:ST3_smx:INFO: # loops 1 10:59:09:ST3_smx:INFO: # loops 2 10:59:11:ST3_smx:INFO: Total # of broken channels: 0 10:59:11:ST3_smx:INFO: List of broken channels: [] 10:59:11:ST3_smx:INFO: Total # of broken channels: 0 10:59:11:ST3_smx:INFO: List of broken channels: [] 10:59:13:ST3_smx:INFO: chip: 17-6 31.389742 C 1189.190035 mV 10:59:13:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:13:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:13:ST3_smx:INFO: Electrons 10:59:13:ST3_smx:INFO: # loops 0 10:59:14:ST3_smx:INFO: # loops 1 10:59:16:ST3_smx:INFO: # loops 2 10:59:17:ST3_smx:INFO: Total # of broken channels: 0 10:59:17:ST3_smx:INFO: List of broken channels: [] 10:59:17:ST3_smx:INFO: Total # of broken channels: 0 10:59:17:ST3_smx:INFO: List of broken channels: [] 10:59:19:ST3_smx:INFO: chip: 24-7 37.726682 C 1177.390875 mV 10:59:19:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:19:ST3_discr_histo:WARNING: Not enough entries for fit!!! 10:59:19:ST3_smx:INFO: Electrons 10:59:19:ST3_smx:INFO: # loops 0 10:59:21:ST3_smx:INFO: # loops 1 10:59:22:ST3_smx:INFO: # loops 2 10:59:24:ST3_smx:INFO: Total # of broken channels: 0 10:59:24:ST3_smx:INFO: List of broken channels: [] 10:59:24:ST3_smx:INFO: Total # of broken channels: 1 10:59:24:ST3_smx:INFO: List of broken channels: [13] 10:59:24:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_ 10:59:24:febtest:INFO: 23-00 | XA-000-09-004-037-010-005-15 | 25.1 | 1230.3 10:59:25:febtest:INFO: 30-01 | XA-000-09-004-019-009-026-12 | 40.9 | 1171.5 10:59:25:febtest:INFO: 21-02 | XA-000-09-004-037-007-005-08 | 34.6 | 1206.9 10:59:25:febtest:INFO: 28-03 | XA-000-09-004-037-010-003-15 | 31.4 | 1218.6 10:59:25:febtest:INFO: 19-04 | XA-000-09-004-037-013-007-07 | 34.6 | 1212.7 10:59:26:febtest:INFO: 26-05 | XA-000-09-004-037-013-003-07 | 21.9 | 1578.5 10:59:26:febtest:INFO: 17-06 | XA-000-09-004-037-013-005-07 | 34.6 | 1212.7 10:59:26:febtest:INFO: 24-07 | XA-000-09-004-037-010-002-15 | 37.7 | 1201.0 ############################################################ # S U M M A R Y # ############################################################ {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== {'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31} =============================== ############################################################ # S U M M A R Y # ############################################################ TEST_NAME : FEB-Microcable TEST_DATE : 25_07_08-10_58_04 OPERATOR : Benjamin; SITE : KIT | SETUP : KIT_TEST_SETUP_1 ------------------------------------------------------------ | FEB_SN : 4195| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B ------------------------------------------------------------ ------------------------------------------------------------ VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.6340', '1.846', '2.0990'] VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9950', '1.850', '2.5610'] VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.9610', '1.850', '0.5181']