FEB_4204 01.08.25 13:51:53
Info
13:51:53:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:51:53:ST3_Shared:INFO: FEB-Microcable
13:51:53:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
13:51:53:febtest:INFO: Testing FEB with SN 4204
13:51:55:smx_tester:INFO: Scanning setup
13:51:55:elinks:INFO: Disabling clock on downlink 0
13:51:55:elinks:INFO: Disabling clock on downlink 1
13:51:55:elinks:INFO: Disabling clock on downlink 2
13:51:55:elinks:INFO: Disabling clock on downlink 3
13:51:55:elinks:INFO: Disabling clock on downlink 4
13:51:55:setup_element:INFO: Checking SOS, encoding_mode: SOS
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
13:51:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
13:51:55:elinks:INFO: Disabling clock on downlink 0
13:51:55:elinks:INFO: Disabling clock on downlink 1
13:51:55:elinks:INFO: Disabling clock on downlink 2
13:51:55:elinks:INFO: Disabling clock on downlink 3
13:51:55:elinks:INFO: Disabling clock on downlink 4
13:51:55:setup_element:INFO: Checking SOS, encoding_mode: SOS
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
13:51:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
13:51:55:elinks:INFO: Disabling clock on downlink 0
13:51:55:elinks:INFO: Disabling clock on downlink 1
13:51:55:elinks:INFO: Disabling clock on downlink 2
13:51:55:elinks:INFO: Disabling clock on downlink 3
13:51:55:elinks:INFO: Disabling clock on downlink 4
13:51:55:setup_element:INFO: Checking SOS, encoding_mode: SOS
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
13:51:55:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
13:51:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
13:51:55:elinks:INFO: Disabling clock on downlink 0
13:51:55:elinks:INFO: Disabling clock on downlink 1
13:51:55:elinks:INFO: Disabling clock on downlink 2
13:51:55:elinks:INFO: Disabling clock on downlink 3
13:51:55:elinks:INFO: Disabling clock on downlink 4
13:51:55:setup_element:INFO: Checking SOS, encoding_mode: SOS
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
13:51:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
13:51:55:elinks:INFO: Disabling clock on downlink 0
13:51:55:elinks:INFO: Disabling clock on downlink 1
13:51:55:elinks:INFO: Disabling clock on downlink 2
13:51:55:elinks:INFO: Disabling clock on downlink 3
13:51:55:elinks:INFO: Disabling clock on downlink 4
13:51:55:setup_element:INFO: Checking SOS, encoding_mode: SOS
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
13:51:55:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
13:51:55:setup_element:INFO: Scanning clock phase
13:51:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
13:51:55:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:51:56:setup_element:INFO: Clock phase scan results for group 0, downlink 2
13:51:56:setup_element:INFO: Eye window for uplink 24: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 25: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 26: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 27: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 28: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 29: _______________________________________________________________________XXXXXX___
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 30: ________________________________________________________________________XXXX____
Clock Delay: 33
13:51:56:setup_element:INFO: Eye window for uplink 31: ________________________________________________________________________XXXX____
Clock Delay: 33
13:51:56:setup_element:INFO: Setting the clock phase to 33 for group 0, downlink 2
13:51:56:setup_element:INFO: Scanning data phases
13:51:56:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
13:51:56:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:52:01:setup_element:INFO: Data phase scan results for group 0, downlink 2
13:52:01:setup_element:INFO: Eye window for uplink 24: ________XXXXXX__________________________
Data delay found: 30
13:52:01:setup_element:INFO: Eye window for uplink 25: __________XXXXXX________________________
Data delay found: 32
13:52:01:setup_element:INFO: Eye window for uplink 26: __________XXXXXX________________________
Data delay found: 32
13:52:01:setup_element:INFO: Eye window for uplink 27: ____________XXXXXX______________________
Data delay found: 34
13:52:01:setup_element:INFO: Eye window for uplink 28: _______________XXXXX____________________
Data delay found: 37
13:52:01:setup_element:INFO: Eye window for uplink 29: _______________XXXXX____________________
Data delay found: 37
13:52:01:setup_element:INFO: Eye window for uplink 30: ________________XXXXXX__________________
Data delay found: 38
13:52:01:setup_element:INFO: Eye window for uplink 31: _______________XXXX_____________________
Data delay found: 36
13:52:01:setup_element:INFO: Setting the data phase to 30 for uplink 24
13:52:01:setup_element:INFO: Setting the data phase to 32 for uplink 25
13:52:01:setup_element:INFO: Setting the data phase to 32 for uplink 26
13:52:01:setup_element:INFO: Setting the data phase to 34 for uplink 27
13:52:01:setup_element:INFO: Setting the data phase to 37 for uplink 28
13:52:01:setup_element:INFO: Setting the data phase to 37 for uplink 29
13:52:01:setup_element:INFO: Setting the data phase to 38 for uplink 30
13:52:01:setup_element:INFO: Setting the data phase to 36 for uplink 31
13:52:01:setup_element:INFO: Beginning SMX ASICs map scan
13:52:01:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
13:52:01:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:52:01:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
13:52:01:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
13:52:01:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
13:52:01:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
13:52:01:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
13:52:01:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
13:52:01:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
13:52:02:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
13:52:02:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
13:52:02:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
13:52:02:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
13:52:03:setup_element:INFO: Performing Elink synchronization
13:52:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
13:52:03:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
13:52:03:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
13:52:03:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
13:52:03:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
13:52:03:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)]
3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)]
5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)]
7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)]
|_________________________________________________________________________|
13:52:04:febtest:INFO: Init all SMX (CSA): 30
13:52:13:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:52:13:febtest:INFO: 30-01 | XA-000-09-004-024-017-017-02 | 18.7 | 1218.6
13:52:14:febtest:INFO: 28-03 | XA-000-09-004-037-016-023-11 | 21.9 | 1201.0
13:52:14:febtest:INFO: 26-05 | XA-000-09-004-037-004-023-01 | 40.9 | 1141.9
13:52:14:febtest:INFO: 24-07 | XA-000-09-004-037-007-025-15 | 25.1 | 1201.0
13:52:15:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
13:52:17:ST3_smx:INFO: chip: 30-1 18.745682 C 1236.187875 mV
13:52:17:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:17:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:17:ST3_smx:INFO: Electrons
13:52:17:ST3_smx:INFO: # loops 0
13:52:19:ST3_smx:INFO: # loops 1
13:52:21:ST3_smx:INFO: # loops 2
13:52:23:ST3_smx:INFO: Total # of broken channels: 0
13:52:23:ST3_smx:INFO: List of broken channels: []
13:52:23:ST3_smx:INFO: Total # of broken channels: 0
13:52:23:ST3_smx:INFO: List of broken channels: []
13:52:25:ST3_smx:INFO: chip: 28-3 25.062742 C 1212.728715 mV
13:52:25:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:25:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:25:ST3_smx:INFO: Electrons
13:52:25:ST3_smx:INFO: # loops 0
13:52:27:ST3_smx:INFO: # loops 1
13:52:29:ST3_smx:INFO: # loops 2
13:52:31:ST3_smx:INFO: Total # of broken channels: 0
13:52:31:ST3_smx:INFO: List of broken channels: []
13:52:31:ST3_smx:INFO: Total # of broken channels: 0
13:52:31:ST3_smx:INFO: List of broken channels: []
13:52:32:ST3_smx:INFO: chip: 26-5 44.073563 C 1153.732915 mV
13:52:32:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:32:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:32:ST3_smx:INFO: Electrons
13:52:32:ST3_smx:INFO: # loops 0
13:52:34:ST3_smx:INFO: # loops 1
13:52:36:ST3_smx:INFO: # loops 2
13:52:38:ST3_smx:INFO: Total # of broken channels: 0
13:52:38:ST3_smx:INFO: List of broken channels: []
13:52:38:ST3_smx:INFO: Total # of broken channels: 0
13:52:38:ST3_smx:INFO: List of broken channels: []
13:52:40:ST3_smx:INFO: chip: 24-7 28.225000 C 1212.728715 mV
13:52:40:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:40:ST3_discr_histo:WARNING: Not enough entries for fit!!!
13:52:40:ST3_smx:INFO: Electrons
13:52:40:ST3_smx:INFO: # loops 0
13:52:42:ST3_smx:INFO: # loops 1
13:52:44:ST3_smx:INFO: # loops 2
13:52:46:ST3_smx:INFO: Total # of broken channels: 0
13:52:46:ST3_smx:INFO: List of broken channels: []
13:52:46:ST3_smx:INFO: Total # of broken channels: 0
13:52:46:ST3_smx:INFO: List of broken channels: []
13:52:47:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
13:52:47:febtest:INFO: 30-01 | XA-000-09-004-024-017-017-02 | 18.7 | 1259.6
13:52:47:febtest:INFO: 28-03 | XA-000-09-004-037-016-023-11 | 25.1 | 1236.2
13:52:47:febtest:INFO: 26-05 | XA-000-09-004-037-004-023-01 | 44.1 | 1177.4
13:52:47:febtest:INFO: 24-07 | XA-000-09-004-037-007-025-15 | 28.2 | 1230.3
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 25_08_01-13_51_53
OPERATOR : Alois Alzheimer
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 4204| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.6762', '1.850', '1.5940']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0020', '1.850', '1.2730']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9870', '1.850', '0.2598']