FEB_4248 17.09.25 16:07:18
Info
16:07:18:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
16:07:18:ST3_Shared:INFO: FEB-Microcable
16:07:18:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
16:07:18:febtest:INFO: Testing FEB with SN 4248
16:07:20:smx_tester:INFO: Scanning setup
16:07:20:elinks:INFO: Disabling clock on downlink 0
16:07:20:elinks:INFO: Disabling clock on downlink 1
16:07:20:elinks:INFO: Disabling clock on downlink 2
16:07:20:elinks:INFO: Disabling clock on downlink 3
16:07:20:elinks:INFO: Disabling clock on downlink 4
16:07:20:setup_element:INFO: Checking SOS, encoding_mode: SOS
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
16:07:20:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
16:07:20:elinks:INFO: Disabling clock on downlink 0
16:07:20:elinks:INFO: Disabling clock on downlink 1
16:07:20:elinks:INFO: Disabling clock on downlink 2
16:07:20:elinks:INFO: Disabling clock on downlink 3
16:07:20:elinks:INFO: Disabling clock on downlink 4
16:07:20:setup_element:INFO: Checking SOS, encoding_mode: SOS
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
16:07:20:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
16:07:20:elinks:INFO: Disabling clock on downlink 0
16:07:20:elinks:INFO: Disabling clock on downlink 1
16:07:20:elinks:INFO: Disabling clock on downlink 2
16:07:20:elinks:INFO: Disabling clock on downlink 3
16:07:20:elinks:INFO: Disabling clock on downlink 4
16:07:20:setup_element:INFO: Checking SOS, encoding_mode: SOS
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
16:07:20:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
16:07:20:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
16:07:20:elinks:INFO: Disabling clock on downlink 0
16:07:20:elinks:INFO: Disabling clock on downlink 1
16:07:20:elinks:INFO: Disabling clock on downlink 2
16:07:20:elinks:INFO: Disabling clock on downlink 3
16:07:20:elinks:INFO: Disabling clock on downlink 4
16:07:20:setup_element:INFO: Checking SOS, encoding_mode: SOS
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
16:07:20:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
16:07:20:elinks:INFO: Disabling clock on downlink 0
16:07:20:elinks:INFO: Disabling clock on downlink 1
16:07:20:elinks:INFO: Disabling clock on downlink 2
16:07:20:elinks:INFO: Disabling clock on downlink 3
16:07:20:elinks:INFO: Disabling clock on downlink 4
16:07:20:setup_element:INFO: Checking SOS, encoding_mode: SOS
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
16:07:20:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
16:07:20:setup_element:INFO: Scanning clock phase
16:07:20:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
16:07:21:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
16:07:21:setup_element:INFO: Clock phase scan results for group 0, downlink 2
16:07:21:setup_element:INFO: Eye window for uplink 24: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 25: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 26: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 27: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 28: ____________________________________________________________________XXXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 29: ____________________________________________________________________XXXXXXX_____
Clock Delay: 31
16:07:21:setup_element:INFO: Eye window for uplink 30: ______________________________________________________________________XXXXXX____
Clock Delay: 32
16:07:21:setup_element:INFO: Eye window for uplink 31: ______________________________________________________________________XXXXXX____
Clock Delay: 32
16:07:21:setup_element:INFO: Setting the clock phase to 31 for group 0, downlink 2
16:07:21:setup_element:INFO: Scanning data phases
16:07:21:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
16:07:21:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
16:07:26:setup_element:INFO: Data phase scan results for group 0, downlink 2
16:07:26:setup_element:INFO: Eye window for uplink 24: ________XXXXXX__________________________
Data delay found: 30
16:07:26:setup_element:INFO: Eye window for uplink 25: __________XXXXX_________________________
Data delay found: 32
16:07:26:setup_element:INFO: Eye window for uplink 26: __________XXXXXX________________________
Data delay found: 32
16:07:26:setup_element:INFO: Eye window for uplink 27: ____________XXXXXX______________________
Data delay found: 34
16:07:26:setup_element:INFO: Eye window for uplink 28: ____________XXXXX_______________________
Data delay found: 34
16:07:26:setup_element:INFO: Eye window for uplink 29: ____________XXXXX_______________________
Data delay found: 34
16:07:26:setup_element:INFO: Eye window for uplink 30: ________________XXXXXX__________________
Data delay found: 38
16:07:26:setup_element:INFO: Eye window for uplink 31: ________________XXXXX___________________
Data delay found: 38
16:07:26:setup_element:INFO: Setting the data phase to 30 for uplink 24
16:07:26:setup_element:INFO: Setting the data phase to 32 for uplink 25
16:07:26:setup_element:INFO: Setting the data phase to 32 for uplink 26
16:07:26:setup_element:INFO: Setting the data phase to 34 for uplink 27
16:07:26:setup_element:INFO: Setting the data phase to 34 for uplink 28
16:07:26:setup_element:INFO: Setting the data phase to 34 for uplink 29
16:07:26:setup_element:INFO: Setting the data phase to 38 for uplink 30
16:07:26:setup_element:INFO: Setting the data phase to 38 for uplink 31
16:07:26:setup_element:INFO: Beginning SMX ASICs map scan
16:07:26:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
16:07:26:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
16:07:26:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
16:07:26:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
16:07:26:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
16:07:26:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
16:07:26:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
16:07:26:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
16:07:26:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
16:07:27:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
16:07:27:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
16:07:27:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
16:07:27:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
16:07:28:setup_element:INFO: Performing Elink synchronization
16:07:28:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
16:07:28:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
16:07:28:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
16:07:28:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
16:07:29:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
16:07:29:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)]
3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)]
5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)]
7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)]
|_________________________________________________________________________|
16:07:29:febtest:INFO: Init all SMX (CSA): 30
16:07:36:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
16:07:36:febtest:INFO: 30-01 | XA-000-09-004-035-017-012-03 | 31.4 | 1189.2
16:07:37:febtest:INFO: 28-03 | XA-000-09-004-035-014-012-11 | 28.2 | 1206.9
16:07:37:febtest:INFO: 26-05 | XA-000-09-004-035-008-013-14 | 40.9 | 1159.7
16:07:37:febtest:INFO: 24-07 | XA-000-09-004-035-011-014-00 | 47.3 | 1130.0
16:07:38:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
16:07:40:ST3_smx:INFO: chip: 30-1 31.389742 C 1200.969315 mV
16:07:40:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:40:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:40:ST3_smx:INFO: Electrons
16:07:40:ST3_smx:INFO: # loops 0
16:07:42:ST3_smx:INFO: # loops 1
16:07:44:ST3_smx:INFO: # loops 2
16:07:45:ST3_smx:INFO: Total # of broken channels: 0
16:07:45:ST3_smx:INFO: List of broken channels: []
16:07:45:ST3_smx:INFO: Total # of broken channels: 0
16:07:45:ST3_smx:INFO: List of broken channels: []
16:07:47:ST3_smx:INFO: chip: 28-3 25.062742 C 1224.468235 mV
16:07:47:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:47:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:47:ST3_smx:INFO: Electrons
16:07:47:ST3_smx:INFO: # loops 0
16:07:49:ST3_smx:INFO: # loops 1
16:07:50:ST3_smx:INFO: # loops 2
16:07:52:ST3_smx:INFO: Total # of broken channels: 0
16:07:52:ST3_smx:INFO: List of broken channels: []
16:07:52:ST3_smx:INFO: Total # of broken channels: 0
16:07:52:ST3_smx:INFO: List of broken channels: []
16:07:53:ST3_smx:INFO: chip: 26-5 40.898880 C 1165.571835 mV
16:07:53:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:53:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:07:53:ST3_smx:INFO: Electrons
16:07:53:ST3_smx:INFO: # loops 0
16:07:55:ST3_smx:INFO: # loops 1
16:07:57:ST3_smx:INFO: # loops 2
16:07:59:ST3_smx:INFO: Total # of broken channels: 0
16:07:59:ST3_smx:INFO: List of broken channels: []
16:07:59:ST3_smx:INFO: Total # of broken channels: 0
16:07:59:ST3_smx:INFO: List of broken channels: []
16:08:00:ST3_smx:INFO: chip: 24-7 47.250730 C 1141.874115 mV
16:08:00:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:08:00:ST3_discr_histo:WARNING: Not enough entries for fit!!!
16:08:00:ST3_smx:INFO: Electrons
16:08:00:ST3_smx:INFO: # loops 0
16:08:02:ST3_smx:INFO: # loops 1
16:08:04:ST3_smx:INFO: # loops 2
16:08:05:ST3_smx:INFO: Total # of broken channels: 0
16:08:05:ST3_smx:INFO: List of broken channels: []
16:08:05:ST3_smx:INFO: Total # of broken channels: 0
16:08:05:ST3_smx:INFO: List of broken channels: []
16:08:06:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
16:08:06:febtest:INFO: 30-01 | XA-000-09-004-035-017-012-03 | 31.4 | 1224.5
16:08:06:febtest:INFO: 28-03 | XA-000-09-004-035-014-012-11 | 25.1 | 1242.0
16:08:06:febtest:INFO: 26-05 | XA-000-09-004-035-008-013-14 | 40.9 | 1189.2
16:08:07:febtest:INFO: 24-07 | XA-000-09-004-035-011-014-00 | 50.4 | 1159.7
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 25_09_17-16_07_18
OPERATOR : Benjamin;
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 4248| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.7637', '1.850', '1.4710']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0150', '1.850', '1.2870']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9952', '1.850', '0.2688']