FEB_3355 25.02.26 08:08:01
Info
08:08:01:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
08:08:01:ST3_Shared:INFO: FEB-Microcable
08:08:01:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
08:08:01:febtest:INFO: Testing FEB with SN 3355
08:08:03:smx_tester:INFO: Scanning setup
08:08:03:elinks:INFO: Disabling clock on downlink 0
08:08:03:elinks:INFO: Disabling clock on downlink 1
08:08:03:elinks:INFO: Disabling clock on downlink 2
08:08:03:elinks:INFO: Disabling clock on downlink 3
08:08:03:elinks:INFO: Disabling clock on downlink 4
08:08:03:setup_element:INFO: Checking SOS, encoding_mode: SOS
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
08:08:03:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
08:08:03:elinks:INFO: Disabling clock on downlink 0
08:08:03:elinks:INFO: Disabling clock on downlink 1
08:08:03:elinks:INFO: Disabling clock on downlink 2
08:08:03:elinks:INFO: Disabling clock on downlink 3
08:08:03:elinks:INFO: Disabling clock on downlink 4
08:08:03:setup_element:INFO: Checking SOS, encoding_mode: SOS
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 0
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 1
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 2
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 3
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 4
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 5
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 6
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 7
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 8
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 9
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 10
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 11
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 12
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 13
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 14
08:08:03:setup_element:INFO: SOS detected for group 0, downlink 1, uplink 15
08:08:03:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
08:08:03:elinks:INFO: Disabling clock on downlink 0
08:08:03:elinks:INFO: Disabling clock on downlink 1
08:08:03:elinks:INFO: Disabling clock on downlink 2
08:08:03:elinks:INFO: Disabling clock on downlink 3
08:08:03:elinks:INFO: Disabling clock on downlink 4
08:08:03:setup_element:INFO: Checking SOS, encoding_mode: SOS
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
08:08:03:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
08:08:03:elinks:INFO: Disabling clock on downlink 0
08:08:03:elinks:INFO: Disabling clock on downlink 1
08:08:03:elinks:INFO: Disabling clock on downlink 2
08:08:03:elinks:INFO: Disabling clock on downlink 3
08:08:03:elinks:INFO: Disabling clock on downlink 4
08:08:03:setup_element:INFO: Checking SOS, encoding_mode: SOS
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
08:08:03:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
08:08:03:elinks:INFO: Disabling clock on downlink 0
08:08:03:elinks:INFO: Disabling clock on downlink 1
08:08:03:elinks:INFO: Disabling clock on downlink 2
08:08:03:elinks:INFO: Disabling clock on downlink 3
08:08:03:elinks:INFO: Disabling clock on downlink 4
08:08:03:setup_element:INFO: Checking SOS, encoding_mode: SOS
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
08:08:03:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
08:08:03:setup_element:INFO: Scanning clock phase
08:08:03:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
08:08:03:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
08:08:04:setup_element:INFO: Clock phase scan results for group 0, downlink 1
08:08:04:setup_element:INFO: Eye window for uplink 0 : ___________________________________________________________________________XXXXX
Clock Delay: 37
08:08:04:setup_element:INFO: Eye window for uplink 1 : ___________________________________________________________________________XXXXX
Clock Delay: 37
08:08:04:setup_element:INFO: Eye window for uplink 2 : __________________________________________________________________________XXXXX_
Clock Delay: 36
08:08:04:setup_element:INFO: Eye window for uplink 3 : __________________________________________________________________________XXXXX_
Clock Delay: 36
08:08:04:setup_element:INFO: Eye window for uplink 4 : _________________________________________________________________________XXXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Eye window for uplink 5 : _________________________________________________________________________XXXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Eye window for uplink 6 : ________________________________________________________________________XXXXXX__
Clock Delay: 34
08:08:04:setup_element:INFO: Eye window for uplink 7 : ________________________________________________________________________XXXXXX__
Clock Delay: 34
08:08:04:setup_element:INFO: Eye window for uplink 8 : ________________________________________________________________________XXXXXX__
Clock Delay: 34
08:08:04:setup_element:INFO: Eye window for uplink 9 : ________________________________________________________________________XXXXXX__
Clock Delay: 34
08:08:04:setup_element:INFO: Eye window for uplink 10: __________________________________________________________________________XXXXX_
Clock Delay: 36
08:08:04:setup_element:INFO: Eye window for uplink 11: __________________________________________________________________________XXXXX_
Clock Delay: 36
08:08:04:setup_element:INFO: Eye window for uplink 12: __________________________________________________________________________XXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Eye window for uplink 13: __________________________________________________________________________XXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Eye window for uplink 14: _________________________________________________________________________XXXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Eye window for uplink 15: _________________________________________________________________________XXXXX__
Clock Delay: 35
08:08:04:setup_element:INFO: Setting the clock phase to 35 for group 0, downlink 1
08:08:04:setup_element:INFO: Scanning data phases
08:08:04:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
08:08:04:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
08:08:09:setup_element:INFO: Data phase scan results for group 0, downlink 1
08:08:09:setup_element:INFO: Eye window for uplink 0 : ______________XXXXX_____________________
Data delay found: 36
08:08:09:setup_element:INFO: Eye window for uplink 1 : ____________XXXX________________________
Data delay found: 33
08:08:09:setup_element:INFO: Eye window for uplink 2 : ________XXXXX___________________________
Data delay found: 30
08:08:09:setup_element:INFO: Eye window for uplink 3 : ________XXXX____________________________
Data delay found: 29
08:08:09:setup_element:INFO: Eye window for uplink 4 : ____XXXX________________________________
Data delay found: 25
08:08:09:setup_element:INFO: Eye window for uplink 5 : ___XXXX_________________________________
Data delay found: 24
08:08:09:setup_element:INFO: Eye window for uplink 6 : XXX___________________________________XX
Data delay found: 20
08:08:09:setup_element:INFO: Eye window for uplink 7 : X___________________________________XXXX
Data delay found: 18
08:08:09:setup_element:INFO: Eye window for uplink 8 : __________________________XXXXXX________
Data delay found: 8
08:08:09:setup_element:INFO: Eye window for uplink 9 : ______________________________XXXX______
Data delay found: 11
08:08:09:setup_element:INFO: Eye window for uplink 10: _________________________________XXXXX__
Data delay found: 15
08:08:09:setup_element:INFO: Eye window for uplink 11: __________________________________XXXXX_
Data delay found: 16
08:08:09:setup_element:INFO: Eye window for uplink 12: ______________________________XXXXXX____
Data delay found: 12
08:08:09:setup_element:INFO: Eye window for uplink 13: _______________________________XXXXX____
Data delay found: 13
08:08:09:setup_element:INFO: Eye window for uplink 14: _______________________________XXXX_____
Data delay found: 12
08:08:09:setup_element:INFO: Eye window for uplink 15: _______________________________XXXXX____
Data delay found: 13
08:08:09:setup_element:INFO: Setting the data phase to 36 for uplink 0
08:08:09:setup_element:INFO: Setting the data phase to 33 for uplink 1
08:08:09:setup_element:INFO: Setting the data phase to 30 for uplink 2
08:08:09:setup_element:INFO: Setting the data phase to 29 for uplink 3
08:08:09:setup_element:INFO: Setting the data phase to 25 for uplink 4
08:08:09:setup_element:INFO: Setting the data phase to 24 for uplink 5
08:08:09:setup_element:INFO: Setting the data phase to 20 for uplink 6
08:08:09:setup_element:INFO: Setting the data phase to 18 for uplink 7
08:08:09:setup_element:INFO: Setting the data phase to 8 for uplink 8
08:08:09:setup_element:INFO: Setting the data phase to 11 for uplink 9
08:08:09:setup_element:INFO: Setting the data phase to 15 for uplink 10
08:08:09:setup_element:INFO: Setting the data phase to 16 for uplink 11
08:08:09:setup_element:INFO: Setting the data phase to 12 for uplink 12
08:08:09:setup_element:INFO: Setting the data phase to 13 for uplink 13
08:08:09:setup_element:INFO: Setting the data phase to 12 for uplink 14
08:08:09:setup_element:INFO: Setting the data phase to 13 for uplink 15
08:08:09:setup_element:INFO: Beginning SMX ASICs map scan
08:08:09:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
08:08:09:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
08:08:09:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
08:08:09:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
08:08:09:uplink:INFO: Setting uplinks mask [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
08:08:09:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 0, uplink 1
08:08:09:setup_element:INFO: Adding ASIC 0x0, ASIC uplink 1, uplink 0
08:08:09:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 8
08:08:09:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 9
08:08:09:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 0, uplink 3
08:08:09:setup_element:INFO: Adding ASIC 0x2, ASIC uplink 1, uplink 2
08:08:10:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 10
08:08:10:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 11
08:08:10:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 0, uplink 5
08:08:10:setup_element:INFO: Adding ASIC 0x4, ASIC uplink 1, uplink 4
08:08:10:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 12
08:08:10:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 13
08:08:10:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 0, uplink 7
08:08:10:setup_element:INFO: Adding ASIC 0x6, ASIC uplink 1, uplink 6
08:08:10:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 14
08:08:10:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 15
08:08:12:setup_element:INFO: Performing Elink synchronization
08:08:12:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
08:08:12:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [1]
08:08:12:master:INFO: Setting encoding mode EOS for groups [0], downlinks [1]
08:08:12:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [1]
08:08:12:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 1
08:08:12:uplink:INFO: Enabling uplinks [0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
0 | [0] | 1 | 0 | [1] | 2 | [(0, 1), (1, 0)]
1 | [0] | 1 | 0 | [8] | 2 | [(0, 8), (1, 9)]
2 | [0] | 1 | 0 | [3] | 2 | [(0, 3), (1, 2)]
3 | [0] | 1 | 0 | [10] | 2 | [(0, 10), (1, 11)]
4 | [0] | 1 | 0 | [5] | 2 | [(0, 5), (1, 4)]
5 | [0] | 1 | 0 | [12] | 2 | [(0, 12), (1, 13)]
6 | [0] | 1 | 0 | [7] | 2 | [(0, 7), (1, 6)]
7 | [0] | 1 | 0 | [14] | 2 | [(0, 14), (1, 15)]
|_________________________________________________________________________|
08:08:12:febtest:INFO: Init all SMX (CSA): 30
08:08:29:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
08:08:29:febtest:INFO: 01-00 | XA-000-09-004-017-018-013-12 | 34.6 | 1159.7
08:08:29:febtest:INFO: 08-01 | XA-000-09-004-017-003-012-13 | 31.4 | 1183.3
08:08:29:febtest:INFO: 03-02 | XA-000-09-004-017-015-013-07 | 40.9 | 1153.7
08:08:30:febtest:INFO: 10-03 | XA-000-09-004-017-003-011-13 | 37.7 | 1171.5
08:08:30:febtest:INFO: 05-04 | XA-000-09-004-017-009-012-02 | 28.2 | 1189.2
08:08:30:febtest:INFO: 12-05 | XA-000-09-004-017-015-011-07 | 40.9 | 1141.9
08:08:30:febtest:INFO: 07-06 | XA-000-09-004-017-006-012-06 | 37.7 | 1159.7
08:08:31:febtest:INFO: 14-07 | XA-000-09-004-017-012-011-09 | 31.4 | 1177.4
08:08:32:febtest:INFO: Set all CSA to ZERO
FEB type: A FEB_A: 1 FEB_B: 0
08:08:33:ST3_smx:INFO: chip: 1-0 34.556970 C 1171.483840 mV
08:08:33:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:33:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:33:ST3_smx:INFO: Electrons
08:08:33:ST3_smx:INFO: # loops 0
08:08:35:ST3_smx:INFO: # loops 1
08:08:38:ST3_smx:INFO: # loops 2
08:08:40:ST3_smx:INFO: Total # of broken channels: 0
08:08:40:ST3_smx:INFO: List of broken channels: []
08:08:40:ST3_smx:INFO: Total # of broken channels: 0
08:08:40:ST3_smx:INFO: List of broken channels: []
08:08:41:ST3_smx:INFO: chip: 8-1 31.389742 C 1200.969315 mV
08:08:41:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:41:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:41:ST3_smx:INFO: Electrons
08:08:41:ST3_smx:INFO: # loops 0
08:08:43:ST3_smx:INFO: # loops 1
08:08:45:ST3_smx:INFO: # loops 2
08:08:47:ST3_smx:INFO: Total # of broken channels: 0
08:08:47:ST3_smx:INFO: List of broken channels: []
08:08:47:ST3_smx:INFO: Total # of broken channels: 0
08:08:47:ST3_smx:INFO: List of broken channels: []
08:08:49:ST3_smx:INFO: chip: 3-2 40.898880 C 1159.654860 mV
08:08:49:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:49:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:49:ST3_smx:INFO: Electrons
08:08:49:ST3_smx:INFO: # loops 0
08:08:50:ST3_smx:INFO: # loops 1
08:08:52:ST3_smx:INFO: # loops 2
08:08:54:ST3_smx:INFO: Total # of broken channels: 0
08:08:54:ST3_smx:INFO: List of broken channels: []
08:08:54:ST3_smx:INFO: Total # of broken channels: 0
08:08:54:ST3_smx:INFO: List of broken channels: []
08:08:56:ST3_smx:INFO: chip: 10-3 37.726682 C 1183.292940 mV
08:08:56:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:56:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:08:56:ST3_smx:INFO: Electrons
08:08:56:ST3_smx:INFO: # loops 0
08:08:58:ST3_smx:INFO: # loops 1
08:09:00:ST3_smx:INFO: # loops 2
08:09:02:ST3_smx:INFO: Total # of broken channels: 0
08:09:02:ST3_smx:INFO: List of broken channels: []
08:09:02:ST3_smx:INFO: Total # of broken channels: 0
08:09:02:ST3_smx:INFO: List of broken channels: []
08:09:03:ST3_smx:INFO: chip: 5-4 31.389742 C 1200.969315 mV
08:09:03:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:03:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:03:ST3_smx:INFO: Electrons
08:09:03:ST3_smx:INFO: # loops 0
08:09:05:ST3_smx:INFO: # loops 1
08:09:07:ST3_smx:INFO: # loops 2
08:09:09:ST3_smx:INFO: Total # of broken channels: 0
08:09:09:ST3_smx:INFO: List of broken channels: []
08:09:09:ST3_smx:INFO: Total # of broken channels: 0
08:09:09:ST3_smx:INFO: List of broken channels: []
08:09:11:ST3_smx:INFO: chip: 12-5 40.898880 C 1153.732915 mV
08:09:11:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:11:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:11:ST3_smx:INFO: Electrons
08:09:11:ST3_smx:INFO: # loops 0
08:09:13:ST3_smx:INFO: # loops 1
08:09:15:ST3_smx:INFO: # loops 2
08:09:17:ST3_smx:INFO: Total # of broken channels: 0
08:09:17:ST3_smx:INFO: List of broken channels: []
08:09:17:ST3_smx:INFO: Total # of broken channels: 0
08:09:17:ST3_smx:INFO: List of broken channels: []
08:09:19:ST3_smx:INFO: chip: 7-6 40.898880 C 1171.483840 mV
08:09:19:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:19:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:19:ST3_smx:INFO: Electrons
08:09:19:ST3_smx:INFO: # loops 0
08:09:21:ST3_smx:INFO: # loops 1
08:09:23:ST3_smx:INFO: # loops 2
08:09:25:ST3_smx:INFO: Total # of broken channels: 0
08:09:25:ST3_smx:INFO: List of broken channels: []
08:09:25:ST3_smx:INFO: Total # of broken channels: 0
08:09:25:ST3_smx:INFO: List of broken channels: []
08:09:26:ST3_smx:INFO: chip: 14-7 34.556970 C 1189.190035 mV
08:09:26:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:26:ST3_discr_histo:WARNING: Not enough entries for fit!!!
08:09:26:ST3_smx:INFO: Electrons
08:09:26:ST3_smx:INFO: # loops 0
08:09:28:ST3_smx:INFO: # loops 1
08:09:30:ST3_smx:INFO: # loops 2
08:09:32:ST3_smx:INFO: Total # of broken channels: 0
08:09:32:ST3_smx:INFO: List of broken channels: []
08:09:32:ST3_smx:INFO: Total # of broken channels: 0
08:09:32:ST3_smx:INFO: List of broken channels: []
08:09:32:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
08:09:32:febtest:INFO: 01-00 | XA-000-09-004-017-018-013-12 | 37.7 | 1189.2
08:09:33:febtest:INFO: 08-01 | XA-000-09-004-017-003-012-13 | 34.6 | 1224.5
08:09:33:febtest:INFO: 03-02 | XA-000-09-004-017-015-013-07 | 44.1 | 1183.3
08:09:33:febtest:INFO: 10-03 | XA-000-09-004-017-003-011-13 | 37.7 | 1206.9
08:09:33:febtest:INFO: 05-04 | XA-000-09-004-017-009-012-02 | 34.6 | 1224.5
08:09:33:febtest:INFO: 12-05 | XA-000-09-004-017-015-011-07 | 44.1 | 1177.4
08:09:34:febtest:INFO: 07-06 | XA-000-09-004-017-006-012-06 | 44.1 | 1189.2
08:09:34:febtest:INFO: 14-07 | XA-000-09-004-017-012-011-09 | 37.7 | 1212.7
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 26_02_25-08_08_01
OPERATOR : Alois Alzheimer
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 3355| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_A
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['2.450', '1.8910', '1.850', '2.6280', '0.000', '0.0000', '0.000', '0.0000']
VI_after__Init : ['2.450', '1.9860', '1.850', '2.3890', '0.000', '0.0000', '0.000', '0.0000']
VI_at__the_End : ['2.450', '1.9640', '1.850', '0.5300', '0.000', '0.0000', '0.000', '0.0000']