FEB_4325 19.01.26 10:38:52
Info
10:38:52:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:38:52:ST3_Shared:INFO: FEB-Microcable
10:38:52:ST3_Shared:INFO: oooooooooooooooooooooooooooooooooooooooooooooooooooooooooooo
10:38:52:febtest:INFO: Testing FEB with SN 4325
10:38:54:smx_tester:INFO: Scanning setup
10:38:54:elinks:INFO: Disabling clock on downlink 0
10:38:54:elinks:INFO: Disabling clock on downlink 1
10:38:54:elinks:INFO: Disabling clock on downlink 2
10:38:54:elinks:INFO: Disabling clock on downlink 3
10:38:54:elinks:INFO: Disabling clock on downlink 4
10:38:54:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [0]
10:38:54:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:38:54:elinks:INFO: Disabling clock on downlink 0
10:38:54:elinks:INFO: Disabling clock on downlink 1
10:38:54:elinks:INFO: Disabling clock on downlink 2
10:38:54:elinks:INFO: Disabling clock on downlink 3
10:38:54:elinks:INFO: Disabling clock on downlink 4
10:38:54:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [1]
10:38:54:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:38:54:elinks:INFO: Disabling clock on downlink 0
10:38:54:elinks:INFO: Disabling clock on downlink 1
10:38:54:elinks:INFO: Disabling clock on downlink 2
10:38:54:elinks:INFO: Disabling clock on downlink 3
10:38:54:elinks:INFO: Disabling clock on downlink 4
10:38:54:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 24
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 25
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 26
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 27
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 28
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 29
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 30
10:38:54:setup_element:INFO: SOS detected for group 0, downlink 2, uplink 31
10:38:54:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:38:54:elinks:INFO: Disabling clock on downlink 0
10:38:54:elinks:INFO: Disabling clock on downlink 1
10:38:54:elinks:INFO: Disabling clock on downlink 2
10:38:54:elinks:INFO: Disabling clock on downlink 3
10:38:54:elinks:INFO: Disabling clock on downlink 4
10:38:54:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [3]
10:38:54:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:38:54:elinks:INFO: Disabling clock on downlink 0
10:38:54:elinks:INFO: Disabling clock on downlink 1
10:38:54:elinks:INFO: Disabling clock on downlink 2
10:38:54:elinks:INFO: Disabling clock on downlink 3
10:38:54:elinks:INFO: Disabling clock on downlink 4
10:38:54:setup_element:INFO: Checking SOS, encoding_mode: SOS
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [4]
10:38:54:setup_element:INFO: Reassigning uplinks to uplinks which passed SOS detection
10:38:54:setup_element:INFO: Scanning clock phase
10:38:54:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:38:54:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:38:55:setup_element:INFO: Clock phase scan results for group 0, downlink 2
10:38:55:setup_element:INFO: Eye window for uplink 24: ______________________________________________________________________XXXXX_____
Clock Delay: 32
10:38:55:setup_element:INFO: Eye window for uplink 25: ______________________________________________________________________XXXXX_____
Clock Delay: 32
10:38:55:setup_element:INFO: Eye window for uplink 26: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
10:38:55:setup_element:INFO: Eye window for uplink 27: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
10:38:55:setup_element:INFO: Eye window for uplink 28: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
10:38:55:setup_element:INFO: Eye window for uplink 29: _____________________________________________________________________XXXXXX_____
Clock Delay: 31
10:38:55:setup_element:INFO: Eye window for uplink 30: _____________________________________________________________________XXXXXXX____
Clock Delay: 32
10:38:55:setup_element:INFO: Eye window for uplink 31: _____________________________________________________________________XXXXXXX____
Clock Delay: 32
10:38:55:setup_element:INFO: Setting the clock phase to 32 for group 0, downlink 2
10:38:55:setup_element:INFO: Scanning data phases
10:38:55:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:38:55:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:39:00:setup_element:INFO: Data phase scan results for group 0, downlink 2
10:39:00:setup_element:INFO: Eye window for uplink 24: ____________XXXXX_______________________
Data delay found: 34
10:39:00:setup_element:INFO: Eye window for uplink 25: ______________XXXX______________________
Data delay found: 35
10:39:00:setup_element:INFO: Eye window for uplink 26: ____________XXXXXX______________________
Data delay found: 34
10:39:00:setup_element:INFO: Eye window for uplink 27: ______________XXXXXXXX__________________
Data delay found: 37
10:39:00:setup_element:INFO: Eye window for uplink 28: ________________XXXXXX__________________
Data delay found: 38
10:39:00:setup_element:INFO: Eye window for uplink 29: ________________XXXXXX__________________
Data delay found: 38
10:39:00:setup_element:INFO: Eye window for uplink 30: ___________________XXXXXX_______________
Data delay found: 1
10:39:00:setup_element:INFO: Eye window for uplink 31: __________________XXXX__________________
Data delay found: 39
10:39:00:setup_element:INFO: Setting the data phase to 34 for uplink 24
10:39:00:setup_element:INFO: Setting the data phase to 35 for uplink 25
10:39:00:setup_element:INFO: Setting the data phase to 34 for uplink 26
10:39:00:setup_element:INFO: Setting the data phase to 37 for uplink 27
10:39:00:setup_element:INFO: Setting the data phase to 38 for uplink 28
10:39:00:setup_element:INFO: Setting the data phase to 38 for uplink 29
10:39:00:setup_element:INFO: Setting the data phase to 1 for uplink 30
10:39:00:setup_element:INFO: Setting the data phase to 39 for uplink 31
10:39:00:setup_element:INFO: Beginning SMX ASICs map scan
10:39:00:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:39:00:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:39:00:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
10:39:00:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
10:39:00:uplink:INFO: Setting uplinks mask [24, 25, 26, 27, 28, 29, 30, 31]
10:39:00:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 0, uplink 30
10:39:00:setup_element:INFO: Adding ASIC 0x1, ASIC uplink 1, uplink 31
10:39:00:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 0, uplink 28
10:39:00:setup_element:INFO: Adding ASIC 0x3, ASIC uplink 1, uplink 29
10:39:01:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 0, uplink 26
10:39:01:setup_element:INFO: Adding ASIC 0x5, ASIC uplink 1, uplink 27
10:39:01:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 0, uplink 24
10:39:01:setup_element:INFO: Adding ASIC 0x7, ASIC uplink 1, uplink 25
10:39:02:setup_element:INFO: Performing Elink synchronization
10:39:02:master:INFO: Setting encoding mode SOS for groups [0], downlinks [2]
10:39:02:master:INFO: Setting encoding mode K.28.1 for groups [0], downlinks [2]
10:39:02:master:INFO: Setting encoding mode EOS for groups [0], downlinks [2]
10:39:02:master:INFO: Setting encoding mode FRAME for groups [0], downlinks [2]
10:39:02:setup_element:INFO: Writing SMX Elink masks for group 0, downlink 2
10:39:02:uplink:INFO: Enabling uplinks [24, 25, 26, 27, 28, 29, 30, 31]
|_________________________________________________________________________|
_addr_|_upli_|_dwnli_|_grp_|_uplinks_|_#uplinks_|_uplinks_map_
1 | [0] | 2 | 0 | [30] | 2 | [(0, 30), (1, 31)]
3 | [0] | 2 | 0 | [28] | 2 | [(0, 28), (1, 29)]
5 | [0] | 2 | 0 | [26] | 2 | [(0, 26), (1, 27)]
7 | [0] | 2 | 0 | [24] | 2 | [(0, 24), (1, 25)]
|_________________________________________________________________________|
10:39:03:febtest:INFO: Init all SMX (CSA): 30
10:39:11:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:39:11:febtest:INFO: 30-01 | XA-000-09-004-023-005-024-13 | 40.9 | 1135.9
10:39:12:febtest:INFO: 28-03 | XA-000-09-004-023-008-024-10 | 25.1 | 1201.0
10:39:12:febtest:INFO: 26-05 | XA-000-09-004-023-014-024-15 | 21.9 | 1212.7
10:39:12:febtest:INFO: 24-07 | XA-000-09-004-023-008-025-10 | 34.6 | 1159.7
10:39:13:febtest:INFO: Set all CSA to ZERO
FEB type: B FEB_A: 0 FEB_B: 1
10:39:15:ST3_smx:INFO: chip: 30-1 40.898880 C 1147.806000 mV
10:39:15:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:15:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:15:ST3_smx:INFO: Electrons
10:39:15:ST3_smx:INFO: # loops 0
10:39:17:ST3_smx:INFO: # loops 1
10:39:18:ST3_smx:INFO: # loops 2
10:39:20:ST3_smx:INFO: Total # of broken channels: 0
10:39:20:ST3_smx:INFO: List of broken channels: []
10:39:20:ST3_smx:INFO: Total # of broken channels: 0
10:39:20:ST3_smx:INFO: List of broken channels: []
10:39:22:ST3_smx:INFO: chip: 28-3 28.225000 C 1206.851500 mV
10:39:22:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:22:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:22:ST3_smx:INFO: Electrons
10:39:22:ST3_smx:INFO: # loops 0
10:39:24:ST3_smx:INFO: # loops 1
10:39:26:ST3_smx:INFO: # loops 2
10:39:27:ST3_smx:INFO: Total # of broken channels: 0
10:39:27:ST3_smx:INFO: List of broken channels: []
10:39:27:ST3_smx:INFO: Total # of broken channels: 0
10:39:27:ST3_smx:INFO: List of broken channels: []
10:39:29:ST3_smx:INFO: chip: 26-5 25.062742 C 1218.600960 mV
10:39:29:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:29:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:29:ST3_smx:INFO: Electrons
10:39:29:ST3_smx:INFO: # loops 0
10:39:30:ST3_smx:INFO: # loops 1
10:39:32:ST3_smx:INFO: # loops 2
10:39:33:ST3_smx:INFO: Total # of broken channels: 0
10:39:33:ST3_smx:INFO: List of broken channels: []
10:39:33:ST3_smx:INFO: Total # of broken channels: 0
10:39:33:ST3_smx:INFO: List of broken channels: []
10:39:35:ST3_smx:INFO: chip: 24-7 37.726682 C 1171.483840 mV
10:39:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:35:ST3_discr_histo:WARNING: Not enough entries for fit!!!
10:39:35:ST3_smx:INFO: Electrons
10:39:35:ST3_smx:INFO: # loops 0
10:39:37:ST3_smx:INFO: # loops 1
10:39:38:ST3_smx:INFO: # loops 2
10:39:40:ST3_smx:INFO: Total # of broken channels: 0
10:39:40:ST3_smx:INFO: List of broken channels: []
10:39:40:ST3_smx:INFO: Total # of broken channels: 0
10:39:40:ST3_smx:INFO: List of broken channels: []
10:39:40:febtest:INFO: _Addr_|___________ASIC-ID_____________|_T_[C]_|_Vddm_[mV]_
10:39:41:febtest:INFO: 30-01 | XA-000-09-004-023-005-024-13 | 47.3 | 1165.6
10:39:41:febtest:INFO: 28-03 | XA-000-09-004-023-008-024-10 | 31.4 | 1230.3
10:39:41:febtest:INFO: 26-05 | XA-000-09-004-023-014-024-15 | 28.2 | 1242.0
10:39:41:febtest:INFO: 24-07 | XA-000-09-004-023-008-025-10 | 37.7 | 1189.2
############################################################
# S U M M A R Y #
############################################################
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
{'CSA_FRONT': 31, 'IFED': 31, 'PSC_BIAS': 131, 'SH_BIAS': 31, 'AMP_CAL': 0, 'SH_SLOW': 0, 'IREF_FAST': 32, 'THR2_GLB': 30, 'ADC_VREF_N': 30, 'ADC_VREF_P': 58, 'ADC_VREF_T': 128, 'CAL_STROBE': 64, 'IN_CSAP': 30, 'CSA_BACK': 31, 'CSA_CAS_BUF': 27, 'SH_CAS_BUF': 27, 'CSA_BIAS': 91, 'DAC_THR1': 0, 'ADC_VREF_TR': 122, 'DIAG_IBIAS': 31}
===============================
############################################################
# S U M M A R Y #
############################################################
TEST_NAME : FEB-Microcable
TEST_DATE : 26_01_19-10_38_52
OPERATOR : Alois Alzheimer
SITE : KIT | SETUP : KIT_TEST_SETUP_1
------------------------------------------------------------
| FEB_SN : 4325| FEB_TYPE : 8.2| FEB_UPLINKS : 2| FEB_B
------------------------------------------------------------
------------------------------------------------------------
VI_before_Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.8215', '1.847', '1.3070']
VI_after__Init : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '1.0050', '1.850', '1.1710']
VI_at__the_End : ['0.000', '0.0000', '0.000', '0.0000', '2.450', '0.9868', '1.850', '0.2648']